K2
[bort-board.git] / bbb-bort10.dsn
CommitLineData
51129dfe
IS
1(pcb "C:\Users\kremlin\kicad\projects\bbb-bort\bbb-bort10.dsn"\r
2 (parser\r
3 (string_quote ")\r
4 (space_in_quoted_tokens on)\r
5 (host_cad "KiCad's Pcbnew")\r
6 (host_version "(5.0.1)-3")\r
7 )\r
8 (resolution um 10)\r
9 (unit um)\r
10 (structure\r
11 (layer F.Cu\r
12 (type signal)\r
13 (property\r
14 (index 0)\r
15 )\r
16 )\r
17 (layer B.Cu\r
18 (type signal)\r
19 (property\r
20 (index 1)\r
21 )\r
22 )\r
23 (boundary\r
24 (path pcb 0 122720 -181762 54140.1 -181762 54140.1 -49682.4 122720 -49682.4\r
25 122720 -181762)\r
26 )\r
27 (via "Via[0-1]_600:400_um")\r
28 (rule\r
29 (width 250)\r
30 (clearance 200.1)\r
31 (clearance 200.1 (type default_smd))\r
32 (clearance 50 (type smd_smd))\r
33 )\r
34 )\r
35 (placement\r
36 (component Socket_BeagleBone_Black:Socket_BeagleBone_Black\r
37 (place P8 111290 -116992 front 0 (PN BeagleBone_Black_Header))\r
38 (place P9 63030.1 -116992 front 0 (PN BeagleBone_Black_Header))\r
39 )\r
40 (component "DIP254P762X508-16N:DIP254P762X508-16N"\r
41 (place U1 71920.1 -105562 front 0 (PN 4504))\r
42 )\r
43 (component "DIP254P762X508-16N:DIP254P762X508-16N::1"\r
44 (place U2 108750 -105562 front 0 (PN 4504))\r
45 )\r
46 (component "SN74HC166N:DIP254P762X508-16"\r
47 (place U3 90335.1 -105562 front 0 (PN 74166))\r
48 (place U4 68110.1 -77622.4 front 0 (PN 74166))\r
49 (place U6 92875.1 -77622.4 front 0 (PN 74166))\r
50 (place U7 105258 -77622.4 front 0 (PN 74166))\r
51 )\r
52 (component "SN74HC166N:DIP254P762X508-16::1"\r
53 (place U5 80492.6 -77622.4 front 0 (PN 74166))\r
54 (place U8 117640 -77622.4 front 0 (PN 74166))\r
55 )\r
56 )\r
57 (library\r
58 (image Socket_BeagleBone_Black:Socket_BeagleBone_Black\r
59 (outline (path signal 150 -1550 1550 -1550 0))\r
60 (outline (path signal 150 1270 -1270 -1270 -1270))\r
61 (outline (path signal 150 1270 1270 1270 -1270))\r
62 (outline (path signal 150 0 1550 -1550 1550))\r
63 (outline (path signal 150 3810 1270 1270 1270))\r
64 (outline (path signal 150 3810 -57150 -1270 -57150))\r
65 (outline (path signal 150 -1270 -57150 -1270 -1270))\r
66 (outline (path signal 150 3810 -57150 3810 1270))\r
67 (outline (path signal 50 -1750 -57650 4300 -57650))\r
68 (outline (path signal 50 -1750 1750 4300 1750))\r
69 (outline (path signal 50 4300 1750 4300 -57650))\r
70 (outline (path signal 50 -1750 1750 -1750 -57650))\r
71 (pin Oval[A]Pad_1727.2x1727.2_um 46 2540 -55880)\r
72 (pin Oval[A]Pad_1727.2x1727.2_um 45 0 -55880)\r
73 (pin Oval[A]Pad_1727.2x1727.2_um 44 2540 -53340)\r
74 (pin Oval[A]Pad_1727.2x1727.2_um 43 0 -53340)\r
75 (pin Oval[A]Pad_1727.2x1727.2_um 42 2540 -50800)\r
76 (pin Oval[A]Pad_1727.2x1727.2_um 41 0 -50800)\r
77 (pin Oval[A]Pad_1727.2x1727.2_um 40 2540 -48260)\r
78 (pin Oval[A]Pad_1727.2x1727.2_um 39 0 -48260)\r
79 (pin Oval[A]Pad_1727.2x1727.2_um 38 2540 -45720)\r
80 (pin Oval[A]Pad_1727.2x1727.2_um 37 0 -45720)\r
81 (pin Oval[A]Pad_1727.2x1727.2_um 36 2540 -43180)\r
82 (pin Oval[A]Pad_1727.2x1727.2_um 35 0 -43180)\r
83 (pin Oval[A]Pad_1727.2x1727.2_um 34 2540 -40640)\r
84 (pin Oval[A]Pad_1727.2x1727.2_um 33 0 -40640)\r
85 (pin Oval[A]Pad_1727.2x1727.2_um 32 2540 -38100)\r
86 (pin Oval[A]Pad_1727.2x1727.2_um 31 0 -38100)\r
87 (pin Oval[A]Pad_1727.2x1727.2_um 30 2540 -35560)\r
88 (pin Oval[A]Pad_1727.2x1727.2_um 29 0 -35560)\r
89 (pin Oval[A]Pad_1727.2x1727.2_um 28 2540 -33020)\r
90 (pin Oval[A]Pad_1727.2x1727.2_um 27 0 -33020)\r
91 (pin Oval[A]Pad_1727.2x1727.2_um 26 2540 -30480)\r
92 (pin Oval[A]Pad_1727.2x1727.2_um 25 0 -30480)\r
93 (pin Oval[A]Pad_1727.2x1727.2_um 24 2540 -27940)\r
94 (pin Oval[A]Pad_1727.2x1727.2_um 23 0 -27940)\r
95 (pin Oval[A]Pad_1727.2x1727.2_um 22 2540 -25400)\r
96 (pin Oval[A]Pad_1727.2x1727.2_um 21 0 -25400)\r
97 (pin Oval[A]Pad_1727.2x1727.2_um 20 2540 -22860)\r
98 (pin Oval[A]Pad_1727.2x1727.2_um 19 0 -22860)\r
99 (pin Oval[A]Pad_1727.2x1727.2_um 18 2540 -20320)\r
100 (pin Oval[A]Pad_1727.2x1727.2_um 17 0 -20320)\r
101 (pin Oval[A]Pad_1727.2x1727.2_um 16 2540 -17780)\r
102 (pin Oval[A]Pad_1727.2x1727.2_um 15 0 -17780)\r
103 (pin Oval[A]Pad_1727.2x1727.2_um 14 2540 -15240)\r
104 (pin Oval[A]Pad_1727.2x1727.2_um 13 0 -15240)\r
105 (pin Oval[A]Pad_1727.2x1727.2_um 12 2540 -12700)\r
106 (pin Oval[A]Pad_1727.2x1727.2_um 11 0 -12700)\r
107 (pin Oval[A]Pad_1727.2x1727.2_um 10 2540 -10160)\r
108 (pin Oval[A]Pad_1727.2x1727.2_um 9 0 -10160)\r
109 (pin Oval[A]Pad_1727.2x1727.2_um 8 2540 -7620)\r
110 (pin Oval[A]Pad_1727.2x1727.2_um 7 0 -7620)\r
111 (pin Oval[A]Pad_1727.2x1727.2_um 6 2540 -5080)\r
112 (pin Oval[A]Pad_1727.2x1727.2_um 5 0 -5080)\r
113 (pin Oval[A]Pad_1727.2x1727.2_um 4 2540 -2540)\r
114 (pin Oval[A]Pad_1727.2x1727.2_um 3 0 -2540)\r
115 (pin Oval[A]Pad_1727.2x1727.2_um 2 2540 0)\r
116 (pin Rect[A]Pad_1727.2x1727.2_um 1 0 0)\r
117 )\r
118 (image "DIP254P762X508-16N:DIP254P762X508-16N"\r
119 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
120 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
121 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
122 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
123 (outline (path signal 100 -7112 17221.2 -7112 18338.8))\r
124 (outline (path signal 100 -7112 18338.8 -8178.8 18338.8))\r
125 (outline (path signal 100 -8178.8 18338.8 -8178.8 17221.2))\r
126 (outline (path signal 100 -8178.8 17221.2 -7112 17221.2))\r
127 (outline (path signal 100 -7112 14681.2 -7112 15798.8))\r
128 (outline (path signal 100 -7112 15798.8 -8178.8 15798.8))\r
129 (outline (path signal 100 -8178.8 15798.8 -8178.8 14681.2))\r
130 (outline (path signal 100 -8178.8 14681.2 -7112 14681.2))\r
131 (outline (path signal 100 -7112 12141.2 -7112 13258.8))\r
132 (outline (path signal 100 -7112 13258.8 -8178.8 13258.8))\r
133 (outline (path signal 100 -8178.8 13258.8 -8178.8 12141.2))\r
134 (outline (path signal 100 -8178.8 12141.2 -7112 12141.2))\r
135 (outline (path signal 100 -7112 9601.2 -7112 10718.8))\r
136 (outline (path signal 100 -7112 10718.8 -8178.8 10718.8))\r
137 (outline (path signal 100 -8178.8 10718.8 -8178.8 9601.2))\r
138 (outline (path signal 100 -8178.8 9601.2 -7112 9601.2))\r
139 (outline (path signal 100 -7112 7061.2 -7112 8178.8))\r
140 (outline (path signal 100 -7112 8178.8 -8178.8 8178.8))\r
141 (outline (path signal 100 -8178.8 8178.8 -8178.8 7061.2))\r
142 (outline (path signal 100 -8178.8 7061.2 -7112 7061.2))\r
143 (outline (path signal 100 -7112 4521.2 -7112 5638.8))\r
144 (outline (path signal 100 -7112 5638.8 -8178.8 5638.8))\r
145 (outline (path signal 100 -8178.8 5638.8 -8178.8 4521.2))\r
146 (outline (path signal 100 -8178.8 4521.2 -7112 4521.2))\r
147 (outline (path signal 100 -7112 1981.2 -7112 3098.8))\r
148 (outline (path signal 100 -7112 3098.8 -8178.8 3098.8))\r
149 (outline (path signal 100 -8178.8 3098.8 -8178.8 1981.2))\r
150 (outline (path signal 100 -8178.8 1981.2 -7112 1981.2))\r
151 (outline (path signal 100 -7112 -558.8 -7112 558.8))\r
152 (outline (path signal 100 -7112 558.8 -8178.8 558.8))\r
153 (outline (path signal 100 -8178.8 558.8 -8178.8 -558.8))\r
154 (outline (path signal 100 -8178.8 -558.8 -7112 -558.8))\r
155 (outline (path signal 100 -508 558.8 -508 -558.8))\r
156 (outline (path signal 100 -508 -558.8 558.8 -558.8))\r
157 (outline (path signal 100 558.8 -558.8 558.8 558.8))\r
158 (outline (path signal 100 558.8 558.8 -508 558.8))\r
159 (outline (path signal 100 -508 3098.8 -508 1981.2))\r
160 (outline (path signal 100 -508 1981.2 558.8 1981.2))\r
161 (outline (path signal 100 558.8 1981.2 558.8 3098.8))\r
162 (outline (path signal 100 558.8 3098.8 -508 3098.8))\r
163 (outline (path signal 100 -508 5638.8 -508 4521.2))\r
164 (outline (path signal 100 -508 4521.2 558.8 4521.2))\r
165 (outline (path signal 100 558.8 4521.2 558.8 5638.8))\r
166 (outline (path signal 100 558.8 5638.8 -508 5638.8))\r
167 (outline (path signal 100 -508 8178.8 -508 7061.2))\r
168 (outline (path signal 100 -508 7061.2 558.8 7061.2))\r
169 (outline (path signal 100 558.8 7061.2 558.8 8178.8))\r
170 (outline (path signal 100 558.8 8178.8 -508 8178.8))\r
171 (outline (path signal 100 -508 10718.8 -508 9601.2))\r
172 (outline (path signal 100 -508 9601.2 558.8 9601.2))\r
173 (outline (path signal 100 558.8 9601.2 558.8 10718.8))\r
174 (outline (path signal 100 558.8 10718.8 -508 10718.8))\r
175 (outline (path signal 100 -508 13258.8 -508 12141.2))\r
176 (outline (path signal 100 -508 12141.2 558.8 12141.2))\r
177 (outline (path signal 100 558.8 12141.2 558.8 13258.8))\r
178 (outline (path signal 100 558.8 13258.8 -508 13258.8))\r
179 (outline (path signal 100 -508 15798.8 -508 14681.2))\r
180 (outline (path signal 100 -508 14681.2 558.8 14681.2))\r
181 (outline (path signal 100 558.8 14681.2 558.8 15798.8))\r
182 (outline (path signal 100 558.8 15798.8 -508 15798.8))\r
183 (outline (path signal 100 -508 18338.8 -508 17221.2))\r
184 (outline (path signal 100 -508 17221.2 558.8 17221.2))\r
185 (outline (path signal 100 558.8 17221.2 558.8 18338.8))\r
186 (outline (path signal 100 558.8 18338.8 -508 18338.8))\r
187 (outline (path signal 100 -7112 -965.2 -508 -965.2))\r
188 (outline (path signal 100 -508 -965.2 -508 18745.2))\r
189 (outline (path signal 100 -508 18745.2 -3505.2 18745.2))\r
190 (outline (path signal 100 -3505.2 18745.2 -4114.8 18745.2))\r
191 (outline (path signal 100 -4114.8 18745.2 -7112 18745.2))\r
192 (outline (path signal 100 -7112 18745.2 -7112 -965.2))\r
193 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
194 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
195 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
196 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
197 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
198 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
199 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
200 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
201 (pin Round[A]Pad_1676.4_um 9 0 0)\r
202 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
203 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
204 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
205 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
206 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
207 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
208 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
209 )\r
210 (image "DIP254P762X508-16N:DIP254P762X508-16N::1"\r
211 (outline (path signal 100 -7112 18745.2 -7112 -965.2))\r
212 (outline (path signal 100 -4114.8 18745.2 -7112 18745.2))\r
213 (outline (path signal 100 -3505.2 18745.2 -4114.8 18745.2))\r
214 (outline (path signal 100 -508 18745.2 -3505.2 18745.2))\r
215 (outline (path signal 100 -508 -965.2 -508 18745.2))\r
216 (outline (path signal 100 -7112 -965.2 -508 -965.2))\r
217 (outline (path signal 100 558.8 18338.8 -508 18338.8))\r
218 (outline (path signal 100 558.8 17221.2 558.8 18338.8))\r
219 (outline (path signal 100 -508 17221.2 558.8 17221.2))\r
220 (outline (path signal 100 -508 18338.8 -508 17221.2))\r
221 (outline (path signal 100 558.8 15798.8 -508 15798.8))\r
222 (outline (path signal 100 558.8 14681.2 558.8 15798.8))\r
223 (outline (path signal 100 -508 14681.2 558.8 14681.2))\r
224 (outline (path signal 100 -508 15798.8 -508 14681.2))\r
225 (outline (path signal 100 558.8 13258.8 -508 13258.8))\r
226 (outline (path signal 100 558.8 12141.2 558.8 13258.8))\r
227 (outline (path signal 100 -508 12141.2 558.8 12141.2))\r
228 (outline (path signal 100 -508 13258.8 -508 12141.2))\r
229 (outline (path signal 100 558.8 10718.8 -508 10718.8))\r
230 (outline (path signal 100 558.8 9601.2 558.8 10718.8))\r
231 (outline (path signal 100 -508 9601.2 558.8 9601.2))\r
232 (outline (path signal 100 -508 10718.8 -508 9601.2))\r
233 (outline (path signal 100 558.8 8178.8 -508 8178.8))\r
234 (outline (path signal 100 558.8 7061.2 558.8 8178.8))\r
235 (outline (path signal 100 -508 7061.2 558.8 7061.2))\r
236 (outline (path signal 100 -508 8178.8 -508 7061.2))\r
237 (outline (path signal 100 558.8 5638.8 -508 5638.8))\r
238 (outline (path signal 100 558.8 4521.2 558.8 5638.8))\r
239 (outline (path signal 100 -508 4521.2 558.8 4521.2))\r
240 (outline (path signal 100 -508 5638.8 -508 4521.2))\r
241 (outline (path signal 100 558.8 3098.8 -508 3098.8))\r
242 (outline (path signal 100 558.8 1981.2 558.8 3098.8))\r
243 (outline (path signal 100 -508 1981.2 558.8 1981.2))\r
244 (outline (path signal 100 -508 3098.8 -508 1981.2))\r
245 (outline (path signal 100 558.8 558.8 -508 558.8))\r
246 (outline (path signal 100 558.8 -558.8 558.8 558.8))\r
247 (outline (path signal 100 -508 -558.8 558.8 -558.8))\r
248 (outline (path signal 100 -508 558.8 -508 -558.8))\r
249 (outline (path signal 100 -8178.8 -558.8 -7112 -558.8))\r
250 (outline (path signal 100 -8178.8 558.8 -8178.8 -558.8))\r
251 (outline (path signal 100 -7112 558.8 -8178.8 558.8))\r
252 (outline (path signal 100 -7112 -558.8 -7112 558.8))\r
253 (outline (path signal 100 -8178.8 1981.2 -7112 1981.2))\r
254 (outline (path signal 100 -8178.8 3098.8 -8178.8 1981.2))\r
255 (outline (path signal 100 -7112 3098.8 -8178.8 3098.8))\r
256 (outline (path signal 100 -7112 1981.2 -7112 3098.8))\r
257 (outline (path signal 100 -8178.8 4521.2 -7112 4521.2))\r
258 (outline (path signal 100 -8178.8 5638.8 -8178.8 4521.2))\r
259 (outline (path signal 100 -7112 5638.8 -8178.8 5638.8))\r
260 (outline (path signal 100 -7112 4521.2 -7112 5638.8))\r
261 (outline (path signal 100 -8178.8 7061.2 -7112 7061.2))\r
262 (outline (path signal 100 -8178.8 8178.8 -8178.8 7061.2))\r
263 (outline (path signal 100 -7112 8178.8 -8178.8 8178.8))\r
264 (outline (path signal 100 -7112 7061.2 -7112 8178.8))\r
265 (outline (path signal 100 -8178.8 9601.2 -7112 9601.2))\r
266 (outline (path signal 100 -8178.8 10718.8 -8178.8 9601.2))\r
267 (outline (path signal 100 -7112 10718.8 -8178.8 10718.8))\r
268 (outline (path signal 100 -7112 9601.2 -7112 10718.8))\r
269 (outline (path signal 100 -8178.8 12141.2 -7112 12141.2))\r
270 (outline (path signal 100 -8178.8 13258.8 -8178.8 12141.2))\r
271 (outline (path signal 100 -7112 13258.8 -8178.8 13258.8))\r
272 (outline (path signal 100 -7112 12141.2 -7112 13258.8))\r
273 (outline (path signal 100 -8178.8 14681.2 -7112 14681.2))\r
274 (outline (path signal 100 -8178.8 15798.8 -8178.8 14681.2))\r
275 (outline (path signal 100 -7112 15798.8 -8178.8 15798.8))\r
276 (outline (path signal 100 -7112 14681.2 -7112 15798.8))\r
277 (outline (path signal 100 -8178.8 17221.2 -7112 17221.2))\r
278 (outline (path signal 100 -8178.8 18338.8 -8178.8 17221.2))\r
279 (outline (path signal 100 -7112 18338.8 -8178.8 18338.8))\r
280 (outline (path signal 100 -7112 17221.2 -7112 18338.8))\r
281 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
282 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
283 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
284 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
285 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
286 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
287 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
288 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
289 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
290 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
291 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
292 (pin Round[A]Pad_1676.4_um 9 0 0)\r
293 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
294 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
295 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
296 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
297 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
298 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
299 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
300 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
301 )\r
302 (image "SN74HC166N:DIP254P762X508-16"\r
303 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
304 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
305 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
306 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
307 (outline (path signal 152.4 -7112 17221.2 -7112 18338.8))\r
308 (outline (path signal 152.4 -7112 18338.8 -8178.8 18338.8))\r
309 (outline (path signal 152.4 -8178.8 18338.8 -8178.8 17221.2))\r
310 (outline (path signal 152.4 -8178.8 17221.2 -7112 17221.2))\r
311 (outline (path signal 152.4 -7112 14681.2 -7112 15798.8))\r
312 (outline (path signal 152.4 -7112 15798.8 -8178.8 15798.8))\r
313 (outline (path signal 152.4 -8178.8 15798.8 -8178.8 14681.2))\r
314 (outline (path signal 152.4 -8178.8 14681.2 -7112 14681.2))\r
315 (outline (path signal 152.4 -7112 12141.2 -7112 13258.8))\r
316 (outline (path signal 152.4 -7112 13258.8 -8178.8 13258.8))\r
317 (outline (path signal 152.4 -8178.8 13258.8 -8178.8 12141.2))\r
318 (outline (path signal 152.4 -8178.8 12141.2 -7112 12141.2))\r
319 (outline (path signal 152.4 -7112 9601.2 -7112 10718.8))\r
320 (outline (path signal 152.4 -7112 10718.8 -8178.8 10718.8))\r
321 (outline (path signal 152.4 -8178.8 10718.8 -8178.8 9601.2))\r
322 (outline (path signal 152.4 -8178.8 9601.2 -7112 9601.2))\r
323 (outline (path signal 152.4 -7112 7061.2 -7112 8178.8))\r
324 (outline (path signal 152.4 -7112 8178.8 -8178.8 8178.8))\r
325 (outline (path signal 152.4 -8178.8 8178.8 -8178.8 7061.2))\r
326 (outline (path signal 152.4 -8178.8 7061.2 -7112 7061.2))\r
327 (outline (path signal 152.4 -7112 4521.2 -7112 5638.8))\r
328 (outline (path signal 152.4 -7112 5638.8 -8178.8 5638.8))\r
329 (outline (path signal 152.4 -8178.8 5638.8 -8178.8 4521.2))\r
330 (outline (path signal 152.4 -8178.8 4521.2 -7112 4521.2))\r
331 (outline (path signal 152.4 -7112 1981.2 -7112 3098.8))\r
332 (outline (path signal 152.4 -7112 3098.8 -8178.8 3098.8))\r
333 (outline (path signal 152.4 -8178.8 3098.8 -8178.8 1981.2))\r
334 (outline (path signal 152.4 -8178.8 1981.2 -7112 1981.2))\r
335 (outline (path signal 152.4 -7112 -558.8 -7112 558.8))\r
336 (outline (path signal 152.4 -7112 558.8 -8178.8 558.8))\r
337 (outline (path signal 152.4 -8178.8 558.8 -8178.8 -558.8))\r
338 (outline (path signal 152.4 -8178.8 -558.8 -7112 -558.8))\r
339 (outline (path signal 152.4 -508 558.8 -508 -558.8))\r
340 (outline (path signal 152.4 -508 -558.8 558.8 -558.8))\r
341 (outline (path signal 152.4 558.8 -558.8 558.8 558.8))\r
342 (outline (path signal 152.4 558.8 558.8 -508 558.8))\r
343 (outline (path signal 152.4 -508 3098.8 -508 1981.2))\r
344 (outline (path signal 152.4 -508 1981.2 558.8 1981.2))\r
345 (outline (path signal 152.4 558.8 1981.2 558.8 3098.8))\r
346 (outline (path signal 152.4 558.8 3098.8 -508 3098.8))\r
347 (outline (path signal 152.4 -508 5638.8 -508 4521.2))\r
348 (outline (path signal 152.4 -508 4521.2 558.8 4521.2))\r
349 (outline (path signal 152.4 558.8 4521.2 558.8 5638.8))\r
350 (outline (path signal 152.4 558.8 5638.8 -508 5638.8))\r
351 (outline (path signal 152.4 -508 8178.8 -508 7061.2))\r
352 (outline (path signal 152.4 -508 7061.2 558.8 7061.2))\r
353 (outline (path signal 152.4 558.8 7061.2 558.8 8178.8))\r
354 (outline (path signal 152.4 558.8 8178.8 -508 8178.8))\r
355 (outline (path signal 152.4 -508 10718.8 -508 9601.2))\r
356 (outline (path signal 152.4 -508 9601.2 558.8 9601.2))\r
357 (outline (path signal 152.4 558.8 9601.2 558.8 10718.8))\r
358 (outline (path signal 152.4 558.8 10718.8 -508 10718.8))\r
359 (outline (path signal 152.4 -508 13258.8 -508 12141.2))\r
360 (outline (path signal 152.4 -508 12141.2 558.8 12141.2))\r
361 (outline (path signal 152.4 558.8 12141.2 558.8 13258.8))\r
362 (outline (path signal 152.4 558.8 13258.8 -508 13258.8))\r
363 (outline (path signal 152.4 -508 15798.8 -508 14681.2))\r
364 (outline (path signal 152.4 -508 14681.2 558.8 14681.2))\r
365 (outline (path signal 152.4 558.8 14681.2 558.8 15798.8))\r
366 (outline (path signal 152.4 558.8 15798.8 -508 15798.8))\r
367 (outline (path signal 152.4 -508 18338.8 -508 17221.2))\r
368 (outline (path signal 152.4 -508 17221.2 558.8 17221.2))\r
369 (outline (path signal 152.4 558.8 17221.2 558.8 18338.8))\r
370 (outline (path signal 152.4 558.8 18338.8 -508 18338.8))\r
371 (outline (path signal 152.4 -7112 -965.2 -508 -965.2))\r
372 (outline (path signal 152.4 -508 -965.2 -508 18745.2))\r
373 (outline (path signal 152.4 -508 18745.2 -3505.2 18745.2))\r
374 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
375 (outline (path signal 152.4 -4114.8 18745.2 -7112 18745.2))\r
376 (outline (path signal 152.4 -7112 18745.2 -7112 -965.2))\r
377 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
378 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
379 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
380 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
381 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
382 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
383 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
384 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
385 (pin Round[A]Pad_1676.4_um 9 0 0)\r
386 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
387 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
388 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
389 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
390 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
391 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
392 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
393 )\r
394 (image "SN74HC166N:DIP254P762X508-16::1"\r
395 (outline (path signal 152.4 -7112 18745.2 -7112 -965.2))\r
396 (outline (path signal 152.4 -4114.8 18745.2 -7112 18745.2))\r
397 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
398 (outline (path signal 152.4 -508 18745.2 -3505.2 18745.2))\r
399 (outline (path signal 152.4 -508 -965.2 -508 18745.2))\r
400 (outline (path signal 152.4 -7112 -965.2 -508 -965.2))\r
401 (outline (path signal 152.4 558.8 18338.8 -508 18338.8))\r
402 (outline (path signal 152.4 558.8 17221.2 558.8 18338.8))\r
403 (outline (path signal 152.4 -508 17221.2 558.8 17221.2))\r
404 (outline (path signal 152.4 -508 18338.8 -508 17221.2))\r
405 (outline (path signal 152.4 558.8 15798.8 -508 15798.8))\r
406 (outline (path signal 152.4 558.8 14681.2 558.8 15798.8))\r
407 (outline (path signal 152.4 -508 14681.2 558.8 14681.2))\r
408 (outline (path signal 152.4 -508 15798.8 -508 14681.2))\r
409 (outline (path signal 152.4 558.8 13258.8 -508 13258.8))\r
410 (outline (path signal 152.4 558.8 12141.2 558.8 13258.8))\r
411 (outline (path signal 152.4 -508 12141.2 558.8 12141.2))\r
412 (outline (path signal 152.4 -508 13258.8 -508 12141.2))\r
413 (outline (path signal 152.4 558.8 10718.8 -508 10718.8))\r
414 (outline (path signal 152.4 558.8 9601.2 558.8 10718.8))\r
415 (outline (path signal 152.4 -508 9601.2 558.8 9601.2))\r
416 (outline (path signal 152.4 -508 10718.8 -508 9601.2))\r
417 (outline (path signal 152.4 558.8 8178.8 -508 8178.8))\r
418 (outline (path signal 152.4 558.8 7061.2 558.8 8178.8))\r
419 (outline (path signal 152.4 -508 7061.2 558.8 7061.2))\r
420 (outline (path signal 152.4 -508 8178.8 -508 7061.2))\r
421 (outline (path signal 152.4 558.8 5638.8 -508 5638.8))\r
422 (outline (path signal 152.4 558.8 4521.2 558.8 5638.8))\r
423 (outline (path signal 152.4 -508 4521.2 558.8 4521.2))\r
424 (outline (path signal 152.4 -508 5638.8 -508 4521.2))\r
425 (outline (path signal 152.4 558.8 3098.8 -508 3098.8))\r
426 (outline (path signal 152.4 558.8 1981.2 558.8 3098.8))\r
427 (outline (path signal 152.4 -508 1981.2 558.8 1981.2))\r
428 (outline (path signal 152.4 -508 3098.8 -508 1981.2))\r
429 (outline (path signal 152.4 558.8 558.8 -508 558.8))\r
430 (outline (path signal 152.4 558.8 -558.8 558.8 558.8))\r
431 (outline (path signal 152.4 -508 -558.8 558.8 -558.8))\r
432 (outline (path signal 152.4 -508 558.8 -508 -558.8))\r
433 (outline (path signal 152.4 -8178.8 -558.8 -7112 -558.8))\r
434 (outline (path signal 152.4 -8178.8 558.8 -8178.8 -558.8))\r
435 (outline (path signal 152.4 -7112 558.8 -8178.8 558.8))\r
436 (outline (path signal 152.4 -7112 -558.8 -7112 558.8))\r
437 (outline (path signal 152.4 -8178.8 1981.2 -7112 1981.2))\r
438 (outline (path signal 152.4 -8178.8 3098.8 -8178.8 1981.2))\r
439 (outline (path signal 152.4 -7112 3098.8 -8178.8 3098.8))\r
440 (outline (path signal 152.4 -7112 1981.2 -7112 3098.8))\r
441 (outline (path signal 152.4 -8178.8 4521.2 -7112 4521.2))\r
442 (outline (path signal 152.4 -8178.8 5638.8 -8178.8 4521.2))\r
443 (outline (path signal 152.4 -7112 5638.8 -8178.8 5638.8))\r
444 (outline (path signal 152.4 -7112 4521.2 -7112 5638.8))\r
445 (outline (path signal 152.4 -8178.8 7061.2 -7112 7061.2))\r
446 (outline (path signal 152.4 -8178.8 8178.8 -8178.8 7061.2))\r
447 (outline (path signal 152.4 -7112 8178.8 -8178.8 8178.8))\r
448 (outline (path signal 152.4 -7112 7061.2 -7112 8178.8))\r
449 (outline (path signal 152.4 -8178.8 9601.2 -7112 9601.2))\r
450 (outline (path signal 152.4 -8178.8 10718.8 -8178.8 9601.2))\r
451 (outline (path signal 152.4 -7112 10718.8 -8178.8 10718.8))\r
452 (outline (path signal 152.4 -7112 9601.2 -7112 10718.8))\r
453 (outline (path signal 152.4 -8178.8 12141.2 -7112 12141.2))\r
454 (outline (path signal 152.4 -8178.8 13258.8 -8178.8 12141.2))\r
455 (outline (path signal 152.4 -7112 13258.8 -8178.8 13258.8))\r
456 (outline (path signal 152.4 -7112 12141.2 -7112 13258.8))\r
457 (outline (path signal 152.4 -8178.8 14681.2 -7112 14681.2))\r
458 (outline (path signal 152.4 -8178.8 15798.8 -8178.8 14681.2))\r
459 (outline (path signal 152.4 -7112 15798.8 -8178.8 15798.8))\r
460 (outline (path signal 152.4 -7112 14681.2 -7112 15798.8))\r
461 (outline (path signal 152.4 -8178.8 17221.2 -7112 17221.2))\r
462 (outline (path signal 152.4 -8178.8 18338.8 -8178.8 17221.2))\r
463 (outline (path signal 152.4 -7112 18338.8 -8178.8 18338.8))\r
464 (outline (path signal 152.4 -7112 17221.2 -7112 18338.8))\r
465 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
466 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
467 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
468 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
469 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
470 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
471 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
472 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
473 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
474 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
475 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
476 (pin Round[A]Pad_1676.4_um 9 0 0)\r
477 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
478 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
479 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
480 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
481 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
482 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
483 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
484 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
485 )\r
486 (padstack Round[A]Pad_1676.4_um\r
487 (shape (circle F.Cu 1676.4))\r
488 (shape (circle B.Cu 1676.4))\r
489 (attach off)\r
490 )\r
491 (padstack Oval[A]Pad_1727.2x1727.2_um\r
492 (shape (path F.Cu 1727.2 0 0 0 0))\r
493 (shape (path B.Cu 1727.2 0 0 0 0))\r
494 (attach off)\r
495 )\r
496 (padstack Rect[A]Pad_1676.4x1676.4_um\r
497 (shape (rect F.Cu -838.2 -838.2 838.2 838.2))\r
498 (shape (rect B.Cu -838.2 -838.2 838.2 838.2))\r
499 (attach off)\r
500 )\r
501 (padstack Rect[A]Pad_1727.2x1727.2_um\r
502 (shape (rect F.Cu -863.6 -863.6 863.6 863.6))\r
503 (shape (rect B.Cu -863.6 -863.6 863.6 863.6))\r
504 (attach off)\r
505 )\r
506 (padstack "Via[0-1]_600:400_um"\r
507 (shape (circle F.Cu 600))\r
508 (shape (circle B.Cu 600))\r
509 (attach off)\r
510 )\r
511 )\r
512 (network\r
513 (net "Net-(P8-Pad3)"\r
514 (pins P8-3)\r
515 )\r
516 (net "Net-(P8-Pad7)"\r
517 (pins P8-7)\r
518 )\r
519 (net "Net-(P8-Pad8)"\r
520 (pins P8-8)\r
521 )\r
522 (net "Net-(P8-Pad9)"\r
523 (pins P8-9)\r
524 )\r
525 (net "Net-(P8-Pad10)"\r
526 (pins P8-10)\r
527 )\r
528 (net "Net-(P8-Pad13)"\r
529 (pins P8-13)\r
530 )\r
531 (net "Net-(P8-Pad19)"\r
532 (pins P8-19)\r
533 )\r
534 (net "Net-(P8-Pad20)"\r
535 (pins P8-20)\r
536 )\r
537 (net "Net-(P8-Pad21)"\r
538 (pins P8-21)\r
539 )\r
540 (net "Net-(P8-Pad22)"\r
541 (pins P8-22)\r
542 )\r
543 (net "Net-(P8-Pad23)"\r
544 (pins P8-23)\r
545 )\r
546 (net "Net-(P8-Pad24)"\r
547 (pins P8-24)\r
548 )\r
549 (net "Net-(P8-Pad25)"\r
550 (pins P8-25)\r
551 )\r
552 (net "Net-(P8-Pad26)"\r
553 (pins P8-26)\r
554 )\r
555 (net "Net-(P8-Pad27)"\r
556 (pins P8-27)\r
557 )\r
558 (net "Net-(P8-Pad28)"\r
559 (pins P8-28)\r
560 )\r
561 (net "Net-(P8-Pad29)"\r
562 (pins P8-29)\r
563 )\r
564 (net "Net-(P8-Pad30)"\r
565 (pins P8-30)\r
566 )\r
567 (net "Net-(P8-Pad31)"\r
568 (pins P8-31)\r
569 )\r
570 (net "Net-(P8-Pad32)"\r
571 (pins P8-32)\r
572 )\r
573 (net "Net-(P8-Pad33)"\r
574 (pins P8-33)\r
575 )\r
576 (net "Net-(P8-Pad34)"\r
577 (pins P8-34)\r
578 )\r
579 (net "Net-(P8-Pad35)"\r
580 (pins P8-35)\r
581 )\r
582 (net "Net-(P8-Pad36)"\r
583 (pins P8-36)\r
584 )\r
585 (net "Net-(P8-Pad37)"\r
586 (pins P8-37)\r
587 )\r
588 (net "Net-(P8-Pad38)"\r
589 (pins P8-38)\r
590 )\r
591 (net "Net-(P8-Pad39)"\r
592 (pins P8-39)\r
593 )\r
594 (net "Net-(P8-Pad40)"\r
595 (pins P8-40)\r
596 )\r
597 (net "Net-(P8-Pad41)"\r
598 (pins P8-41)\r
599 )\r
600 (net "Net-(P8-Pad42)"\r
601 (pins P8-42)\r
602 )\r
603 (net "Net-(P8-Pad44)"\r
604 (pins P8-44)\r
605 )\r
606 (net "Net-(P8-Pad46)"\r
607 (pins P8-46)\r
608 )\r
609 (net "Net-(P9-Pad11)"\r
610 (pins P9-11)\r
611 )\r
612 (net "Net-(P9-Pad12)"\r
613 (pins P9-12)\r
614 )\r
615 (net "Net-(P9-Pad13)"\r
616 (pins P9-13)\r
617 )\r
618 (net "Net-(P9-Pad14)"\r
619 (pins P9-14)\r
620 )\r
621 (net "Net-(P9-Pad15)"\r
622 (pins P9-15)\r
623 )\r
624 (net "Net-(P9-Pad16)"\r
625 (pins P9-16)\r
626 )\r
627 (net "Net-(P9-Pad17)"\r
628 (pins P9-17)\r
629 )\r
630 (net "Net-(P9-Pad18)"\r
631 (pins P9-18)\r
632 )\r
633 (net "Net-(P9-Pad19)"\r
634 (pins P9-19)\r
635 )\r
636 (net "Net-(P9-Pad20)"\r
637 (pins P9-20)\r
638 )\r
639 (net "Net-(P9-Pad21)"\r
640 (pins P9-21)\r
641 )\r
642 (net "Net-(P9-Pad22)"\r
643 (pins P9-22)\r
644 )\r
645 (net "Net-(P9-Pad23)"\r
646 (pins P9-23)\r
647 )\r
648 (net "Net-(P9-Pad24)"\r
649 (pins P9-24)\r
650 )\r
651 (net "Net-(P9-Pad25)"\r
652 (pins P9-25)\r
653 )\r
654 (net "Net-(P9-Pad26)"\r
655 (pins P9-26)\r
656 )\r
657 (net "Net-(P9-Pad27)"\r
658 (pins P9-27)\r
659 )\r
660 (net "Net-(P9-Pad28)"\r
661 (pins P9-28)\r
662 )\r
663 (net "Net-(P9-Pad29)"\r
664 (pins P9-29)\r
665 )\r
666 (net "Net-(P9-Pad30)"\r
667 (pins P9-30)\r
668 )\r
669 (net "Net-(P9-Pad31)"\r
670 (pins P9-31)\r
671 )\r
672 (net "Net-(P9-Pad33)"\r
673 (pins P9-33)\r
674 )\r
675 (net "Net-(P9-Pad35)"\r
676 (pins P9-35)\r
677 )\r
678 (net "Net-(P9-Pad36)"\r
679 (pins P9-36)\r
680 )\r
681 (net "Net-(P9-Pad37)"\r
682 (pins P9-37)\r
683 )\r
684 (net "Net-(P9-Pad38)"\r
685 (pins P9-38)\r
686 )\r
687 (net "Net-(P9-Pad39)"\r
688 (pins P9-39)\r
689 )\r
690 (net "Net-(P9-Pad40)"\r
691 (pins P9-40)\r
692 )\r
693 (net "Net-(P9-Pad41)"\r
694 (pins P9-41)\r
695 )\r
696 (net "Net-(P9-Pad42)"\r
697 (pins P9-42)\r
698 )\r
699 (net PWR_BUT\r
700 (pins P9-9)\r
701 )\r
702 (net SYS_RESETN\r
703 (pins P9-10)\r
704 )\r
705 (net VDD_ADC\r
706 (pins P9-32)\r
707 )\r
708 (net GNDA_ADC\r
709 (pins P9-34)\r
710 )\r
711 (net SR1_CLR\r
712 (pins P8-17 U2-9)\r
713 )\r
714 (net SR1_SHLD\r
715 (pins P8-15 U2-7)\r
716 )\r
717 (net SR1_CLK\r
718 (pins P8-11 U2-3)\r
719 )\r
720 (net SR1_CLKINH\r
721 (pins P8-5 U2-5)\r
722 )\r
723 (net SR1_QH_T\r
724 (pins P8-4 U1-2)\r
725 )\r
726 (net PGND\r
727 (pins P8-2 P8-1 P9-46 P9-45 P9-44 P9-43 P9-2 P9-1 U1-8 U1-13 U2-13 U2-8 U3-1\r
728 U3-8 U4-1 U4-8 U5-8 U5-1 U6-1 U6-8 U7-1 U7-8 U8-8 U8-1)\r
729 )\r
730 (net 5v\r
731 (pins P9-8 P9-7 P9-6 P9-5 U1-1 U2-16 U3-16 U4-16 U5-16 U6-16 U7-16 U8-16)\r
732 )\r
733 (net BB3.3\r
734 (pins U1-16 U2-1)\r
735 )\r
736 (net SR1_QH\r
737 (pins U1-3 U3-13)\r
738 )\r
739 (net SR1_CLR_T\r
740 (pins U2-10 U3-9 U4-9 U5-9 U6-9 U7-9 U8-9)\r
741 )\r
742 (net SR1_SHLD_T\r
743 (pins U2-6 U3-15 U4-15 U5-15 U6-15 U7-15 U8-15)\r
744 )\r
745 (net SR1_CLKINH_T\r
746 (pins U2-4 U3-6 U4-6 U5-6 U6-6 U7-6 U8-6)\r
747 )\r
748 (net SR1_CLK_T\r
749 (pins U2-2 U3-7 U4-7 U5-7 U6-7 U7-7 U8-7)\r
750 )\r
751 (net 7SEG_CLK\r
752 (pins P8-45 U2-11)\r
753 )\r
754 (net 7SEG_DIO\r
755 (pins P8-43 U2-14)\r
756 )\r
757 (net SR6_QH_T\r
758 (pins P8-18 U1-15)\r
759 )\r
760 (net SR5_QH_T\r
761 (pins P8-16 U1-12)\r
762 )\r
763 (net SR4_QH_T\r
764 (pins P8-14 U1-10)\r
765 )\r
766 (net SR3_QH_T\r
767 (pins P8-12 U1-6)\r
768 )\r
769 (net SR2_QH_T\r
770 (pins P8-6)\r
771 )\r
772 (net +3V3\r
773 (pins P9-4 P9-3)\r
774 )\r
775 (net SR2_QH__T\r
776 (pins U1-4)\r
777 )\r
778 (net SR2_QH\r
779 (pins U1-5 U7-13)\r
780 )\r
781 (net SR3_QH\r
782 (pins U1-7 U8-13)\r
783 )\r
784 (net SR4_QH\r
785 (pins U1-9 U6-13)\r
786 )\r
787 (net SR5_QH\r
788 (pins U1-11 U5-13)\r
789 )\r
790 (net SR6_QH\r
791 (pins U1-14 U4-13)\r
792 )\r
793 (net 7SEG_DIO_T\r
794 (pins U2-15)\r
795 )\r
796 (net 7SEG_CLK_T\r
797 (pins U2-12)\r
798 )\r
799 (net "Net-(U3-Pad2)"\r
800 (pins U3-2)\r
801 )\r
802 (net "Net-(U3-Pad3)"\r
803 (pins U3-3)\r
804 )\r
805 (net "Net-(U3-Pad4)"\r
806 (pins U3-4)\r
807 )\r
808 (net "Net-(U3-Pad5)"\r
809 (pins U3-5)\r
810 )\r
811 (net "Net-(U3-Pad10)"\r
812 (pins U3-10)\r
813 )\r
814 (net "Net-(U3-Pad11)"\r
815 (pins U3-11)\r
816 )\r
817 (net "Net-(U3-Pad12)"\r
818 (pins U3-12)\r
819 )\r
820 (net "Net-(U3-Pad14)"\r
821 (pins U3-14)\r
822 )\r
823 (net "Net-(U4-Pad2)"\r
824 (pins U4-2)\r
825 )\r
826 (net "Net-(U4-Pad3)"\r
827 (pins U4-3)\r
828 )\r
829 (net "Net-(U4-Pad4)"\r
830 (pins U4-4)\r
831 )\r
832 (net "Net-(U4-Pad5)"\r
833 (pins U4-5)\r
834 )\r
835 (net "Net-(U4-Pad10)"\r
836 (pins U4-10)\r
837 )\r
838 (net "Net-(U4-Pad11)"\r
839 (pins U4-11)\r
840 )\r
841 (net "Net-(U4-Pad12)"\r
842 (pins U4-12)\r
843 )\r
844 (net "Net-(U4-Pad14)"\r
845 (pins U4-14)\r
846 )\r
847 (net "Net-(U5-Pad14)"\r
848 (pins U5-14)\r
849 )\r
850 (net "Net-(U5-Pad12)"\r
851 (pins U5-12)\r
852 )\r
853 (net "Net-(U5-Pad11)"\r
854 (pins U5-11)\r
855 )\r
856 (net "Net-(U5-Pad10)"\r
857 (pins U5-10)\r
858 )\r
859 (net "Net-(U5-Pad5)"\r
860 (pins U5-5)\r
861 )\r
862 (net "Net-(U5-Pad4)"\r
863 (pins U5-4)\r
864 )\r
865 (net "Net-(U5-Pad3)"\r
866 (pins U5-3)\r
867 )\r
868 (net "Net-(U5-Pad2)"\r
869 (pins U5-2)\r
870 )\r
871 (net "Net-(U6-Pad2)"\r
872 (pins U6-2)\r
873 )\r
874 (net "Net-(U6-Pad3)"\r
875 (pins U6-3)\r
876 )\r
877 (net "Net-(U6-Pad4)"\r
878 (pins U6-4)\r
879 )\r
880 (net "Net-(U6-Pad5)"\r
881 (pins U6-5)\r
882 )\r
883 (net "Net-(U6-Pad10)"\r
884 (pins U6-10)\r
885 )\r
886 (net "Net-(U6-Pad11)"\r
887 (pins U6-11)\r
888 )\r
889 (net "Net-(U6-Pad12)"\r
890 (pins U6-12)\r
891 )\r
892 (net "Net-(U6-Pad14)"\r
893 (pins U6-14)\r
894 )\r
895 (net "Net-(U7-Pad2)"\r
896 (pins U7-2)\r
897 )\r
898 (net "Net-(U7-Pad3)"\r
899 (pins U7-3)\r
900 )\r
901 (net "Net-(U7-Pad4)"\r
902 (pins U7-4)\r
903 )\r
904 (net "Net-(U7-Pad5)"\r
905 (pins U7-5)\r
906 )\r
907 (net "Net-(U7-Pad10)"\r
908 (pins U7-10)\r
909 )\r
910 (net "Net-(U7-Pad11)"\r
911 (pins U7-11)\r
912 )\r
913 (net "Net-(U7-Pad12)"\r
914 (pins U7-12)\r
915 )\r
916 (net "Net-(U7-Pad14)"\r
917 (pins U7-14)\r
918 )\r
919 (net "Net-(U8-Pad14)"\r
920 (pins U8-14)\r
921 )\r
922 (net "Net-(U8-Pad12)"\r
923 (pins U8-12)\r
924 )\r
925 (net "Net-(U8-Pad11)"\r
926 (pins U8-11)\r
927 )\r
928 (net "Net-(U8-Pad10)"\r
929 (pins U8-10)\r
930 )\r
931 (net "Net-(U8-Pad5)"\r
932 (pins U8-5)\r
933 )\r
934 (net "Net-(U8-Pad4)"\r
935 (pins U8-4)\r
936 )\r
937 (net "Net-(U8-Pad3)"\r
938 (pins U8-3)\r
939 )\r
940 (net "Net-(U8-Pad2)"\r
941 (pins U8-2)\r
942 )\r
943 (class kicad_default "" +3V3 /d1 /d2 /d3 /d4 /d5 /d6 /d7 /d8 /p1 /p2 /p3\r
944 /p4 /p5 /p6 /p7 /p8 5v 7SEG_CLK 7SEG_CLK_T 7SEG_DIO 7SEG_DIO_T BB3.3\r
945 GNDA_ADC "Net-(J1-Pad10)" "Net-(J1-Pad11)" "Net-(J1-Pad12)" "Net-(J1-Pad9)"\r
946 "Net-(P8-Pad10)" "Net-(P8-Pad12)" "Net-(P8-Pad13)" "Net-(P8-Pad14)"\r
947 "Net-(P8-Pad16)" "Net-(P8-Pad18)" "Net-(P8-Pad19)" "Net-(P8-Pad20)"\r
948 "Net-(P8-Pad21)" "Net-(P8-Pad22)" "Net-(P8-Pad23)" "Net-(P8-Pad24)"\r
949 "Net-(P8-Pad25)" "Net-(P8-Pad26)" "Net-(P8-Pad27)" "Net-(P8-Pad28)"\r
950 "Net-(P8-Pad29)" "Net-(P8-Pad3)" "Net-(P8-Pad30)" "Net-(P8-Pad31)" "Net-(P8-Pad32)"\r
951 "Net-(P8-Pad33)" "Net-(P8-Pad34)" "Net-(P8-Pad35)" "Net-(P8-Pad36)"\r
952 "Net-(P8-Pad37)" "Net-(P8-Pad38)" "Net-(P8-Pad39)" "Net-(P8-Pad40)"\r
953 "Net-(P8-Pad41)" "Net-(P8-Pad42)" "Net-(P8-Pad43)" "Net-(P8-Pad44)"\r
954 "Net-(P8-Pad45)" "Net-(P8-Pad46)" "Net-(P8-Pad6)" "Net-(P8-Pad7)" "Net-(P8-Pad8)"\r
955 "Net-(P8-Pad9)" "Net-(P9-Pad11)" "Net-(P9-Pad12)" "Net-(P9-Pad13)" "Net-(P9-Pad14)"\r
956 "Net-(P9-Pad15)" "Net-(P9-Pad16)" "Net-(P9-Pad17)" "Net-(P9-Pad18)"\r
957 "Net-(P9-Pad19)" "Net-(P9-Pad20)" "Net-(P9-Pad21)" "Net-(P9-Pad22)"\r
958 "Net-(P9-Pad23)" "Net-(P9-Pad24)" "Net-(P9-Pad25)" "Net-(P9-Pad26)"\r
959 "Net-(P9-Pad27)" "Net-(P9-Pad28)" "Net-(P9-Pad29)" "Net-(P9-Pad30)"\r
960 "Net-(P9-Pad31)" "Net-(P9-Pad33)" "Net-(P9-Pad35)" "Net-(P9-Pad36)"\r
961 "Net-(P9-Pad37)" "Net-(P9-Pad38)" "Net-(P9-Pad39)" "Net-(P9-Pad40)"\r
962 "Net-(P9-Pad41)" "Net-(P9-Pad42)" "Net-(U1-Pad10)" "Net-(U1-Pad11)"\r
963 "Net-(U1-Pad12)" "Net-(U1-Pad14)" "Net-(U1-Pad15)" "Net-(U1-Pad4)" "Net-(U1-Pad5)"\r
964 "Net-(U1-Pad6)" "Net-(U1-Pad7)" "Net-(U1-Pad9)" "Net-(U2-Pad11)" "Net-(U2-Pad12)"\r
965 "Net-(U2-Pad14)" "Net-(U2-Pad15)" "Net-(U3-Pad10)" "Net-(U3-Pad11)"\r
966 "Net-(U3-Pad12)" "Net-(U3-Pad14)" "Net-(U3-Pad2)" "Net-(U3-Pad3)" "Net-(U3-Pad4)"\r
967 "Net-(U3-Pad5)" "Net-(U4-Pad10)" "Net-(U4-Pad11)" "Net-(U4-Pad12)" "Net-(U4-Pad14)"\r
968 "Net-(U4-Pad2)" "Net-(U4-Pad3)" "Net-(U4-Pad4)" "Net-(U4-Pad5)" "Net-(U5-Pad10)"\r
969 "Net-(U5-Pad11)" "Net-(U5-Pad12)" "Net-(U5-Pad14)" "Net-(U5-Pad2)" "Net-(U5-Pad3)"\r
970 "Net-(U5-Pad4)" "Net-(U5-Pad5)" "Net-(U6-Pad10)" "Net-(U6-Pad11)" "Net-(U6-Pad12)"\r
971 "Net-(U6-Pad14)" "Net-(U6-Pad2)" "Net-(U6-Pad3)" "Net-(U6-Pad4)" "Net-(U6-Pad5)"\r
972 "Net-(U7-Pad10)" "Net-(U7-Pad11)" "Net-(U7-Pad12)" "Net-(U7-Pad14)"\r
973 "Net-(U7-Pad2)" "Net-(U7-Pad3)" "Net-(U7-Pad4)" "Net-(U7-Pad5)" "Net-(U8-Pad10)"\r
974 "Net-(U8-Pad11)" "Net-(U8-Pad12)" "Net-(U8-Pad14)" "Net-(U8-Pad2)" "Net-(U8-Pad3)"\r
975 "Net-(U8-Pad4)" "Net-(U8-Pad5)" PGND PWR_BUT SR1_CLK SR1_CLKINH SR1_CLKINH_T\r
976 SR1_CLK_T SR1_CLR SR1_CLR_T SR1_QH SR1_QH_T SR1_SHLD SR1_SHLD_T SR2_QH\r
977 SR2_QH_T SR2_QH__T SR3_QH SR3_QH_T SR4_QH SR4_QH_T SR5_QH SR5_QH_T SR6_QH\r
978 SR6_QH_T SYS_RESETN VDD_ADC\r
979 (circuit\r
980 (use_via Via[0-1]_600:400_um)\r
981 )\r
982 (rule\r
983 (width 250)\r
984 (clearance 200.1)\r
985 )\r
986 )\r
987 )\r
988 (wiring\r
989 )\r
990)\r