K2
[bort-board.git] / bbb-bort8.dsn
CommitLineData
51129dfe
IS
1(pcb "C:\Users\kremlin\kicad\projects\bbb-bort\bbb-bort8.dsn"\r
2 (parser\r
3 (string_quote ")\r
4 (space_in_quoted_tokens on)\r
5 (host_cad "KiCad's Pcbnew")\r
6 (host_version "(5.0.1)-3")\r
7 )\r
8 (resolution um 10)\r
9 (unit um)\r
10 (structure\r
11 (layer F.Cu\r
12 (type signal)\r
13 (property\r
14 (index 0)\r
15 )\r
16 )\r
17 (layer In1.Cu\r
18 (type signal)\r
19 (property\r
20 (index 1)\r
21 )\r
22 )\r
23 (layer In2.Cu\r
24 (type signal)\r
25 (property\r
26 (index 2)\r
27 )\r
28 )\r
29 (layer B.Cu\r
30 (type signal)\r
31 (property\r
32 (index 3)\r
33 )\r
34 )\r
35 (boundary\r
36 (path pcb 0 149390 -176682 32550.1 -176682 32550.1 -28092.4 149390 -28092.4\r
37 149390 -176682)\r
38 )\r
39 (via "Via[0-3]_600:400_um")\r
40 (rule\r
41 (width 250)\r
42 (clearance 200.1)\r
43 (clearance 200.1 (type default_smd))\r
44 (clearance 50 (type smd_smd))\r
45 )\r
46 )\r
47 (placement\r
48 (component Socket_BeagleBone_Black:Socket_BeagleBone_Black\r
49 (place P8 106210 -91592.4 front 0 (PN BeagleBone_Black_Header))\r
50 (place P9 57950.1 -91592.4 front 0 (PN BeagleBone_Black_Header))\r
51 )\r
52 (component "DIP254P762X508-16N:DIP254P762X508-16N"\r
53 (place U1 96050.1 -54762.4 front 0 (PN 4504))\r
54 )\r
55 (component "DIP254P762X508-16N:DIP254P762X508-16N::1"\r
56 (place U2 132880 -54762.4 front 0 (PN 4504))\r
57 )\r
58 (component "SN74HC166N:DIP254P762X508-16"\r
59 (place U3 115100 -54762.4 front 0 (PN 74166))\r
60 (place U4 140272 -141554 front 90 (PN 74166))\r
61 (place U6 140272 -122974 front 90 (PN 74166))\r
62 (place U7 140272 -113684 front 90 (PN 74166))\r
63 )\r
64 (component "digikey-footprints:PinHeader_2x6_P2.54mm_Vertical_SMD"\r
65 (place J1 47790.1 -50002.4 front 0 (PN 0015912120))\r
66 )\r
67 (component "SN74HC166N:DIP254P762X508-16::1"\r
68 (place U5 140272 -132264 front 90 (PN 74166))\r
69 (place U8 140272 -104394 front 90 (PN 74166))\r
70 )\r
71 )\r
72 (library\r
73 (image Socket_BeagleBone_Black:Socket_BeagleBone_Black\r
74 (outline (path signal 150 -1550 1550 -1550 0))\r
75 (outline (path signal 150 1270 -1270 -1270 -1270))\r
76 (outline (path signal 150 1270 1270 1270 -1270))\r
77 (outline (path signal 150 0 1550 -1550 1550))\r
78 (outline (path signal 150 3810 1270 1270 1270))\r
79 (outline (path signal 150 3810 -57150 -1270 -57150))\r
80 (outline (path signal 150 -1270 -57150 -1270 -1270))\r
81 (outline (path signal 150 3810 -57150 3810 1270))\r
82 (outline (path signal 50 -1750 -57650 4300 -57650))\r
83 (outline (path signal 50 -1750 1750 4300 1750))\r
84 (outline (path signal 50 4300 1750 4300 -57650))\r
85 (outline (path signal 50 -1750 1750 -1750 -57650))\r
86 (pin Oval[A]Pad_1727.2x1727.2_um 46 2540 -55880)\r
87 (pin Oval[A]Pad_1727.2x1727.2_um 45 0 -55880)\r
88 (pin Oval[A]Pad_1727.2x1727.2_um 44 2540 -53340)\r
89 (pin Oval[A]Pad_1727.2x1727.2_um 43 0 -53340)\r
90 (pin Oval[A]Pad_1727.2x1727.2_um 42 2540 -50800)\r
91 (pin Oval[A]Pad_1727.2x1727.2_um 41 0 -50800)\r
92 (pin Oval[A]Pad_1727.2x1727.2_um 40 2540 -48260)\r
93 (pin Oval[A]Pad_1727.2x1727.2_um 39 0 -48260)\r
94 (pin Oval[A]Pad_1727.2x1727.2_um 38 2540 -45720)\r
95 (pin Oval[A]Pad_1727.2x1727.2_um 37 0 -45720)\r
96 (pin Oval[A]Pad_1727.2x1727.2_um 36 2540 -43180)\r
97 (pin Oval[A]Pad_1727.2x1727.2_um 35 0 -43180)\r
98 (pin Oval[A]Pad_1727.2x1727.2_um 34 2540 -40640)\r
99 (pin Oval[A]Pad_1727.2x1727.2_um 33 0 -40640)\r
100 (pin Oval[A]Pad_1727.2x1727.2_um 32 2540 -38100)\r
101 (pin Oval[A]Pad_1727.2x1727.2_um 31 0 -38100)\r
102 (pin Oval[A]Pad_1727.2x1727.2_um 30 2540 -35560)\r
103 (pin Oval[A]Pad_1727.2x1727.2_um 29 0 -35560)\r
104 (pin Oval[A]Pad_1727.2x1727.2_um 28 2540 -33020)\r
105 (pin Oval[A]Pad_1727.2x1727.2_um 27 0 -33020)\r
106 (pin Oval[A]Pad_1727.2x1727.2_um 26 2540 -30480)\r
107 (pin Oval[A]Pad_1727.2x1727.2_um 25 0 -30480)\r
108 (pin Oval[A]Pad_1727.2x1727.2_um 24 2540 -27940)\r
109 (pin Oval[A]Pad_1727.2x1727.2_um 23 0 -27940)\r
110 (pin Oval[A]Pad_1727.2x1727.2_um 22 2540 -25400)\r
111 (pin Oval[A]Pad_1727.2x1727.2_um 21 0 -25400)\r
112 (pin Oval[A]Pad_1727.2x1727.2_um 20 2540 -22860)\r
113 (pin Oval[A]Pad_1727.2x1727.2_um 19 0 -22860)\r
114 (pin Oval[A]Pad_1727.2x1727.2_um 18 2540 -20320)\r
115 (pin Oval[A]Pad_1727.2x1727.2_um 17 0 -20320)\r
116 (pin Oval[A]Pad_1727.2x1727.2_um 16 2540 -17780)\r
117 (pin Oval[A]Pad_1727.2x1727.2_um 15 0 -17780)\r
118 (pin Oval[A]Pad_1727.2x1727.2_um 14 2540 -15240)\r
119 (pin Oval[A]Pad_1727.2x1727.2_um 13 0 -15240)\r
120 (pin Oval[A]Pad_1727.2x1727.2_um 12 2540 -12700)\r
121 (pin Oval[A]Pad_1727.2x1727.2_um 11 0 -12700)\r
122 (pin Oval[A]Pad_1727.2x1727.2_um 10 2540 -10160)\r
123 (pin Oval[A]Pad_1727.2x1727.2_um 9 0 -10160)\r
124 (pin Oval[A]Pad_1727.2x1727.2_um 8 2540 -7620)\r
125 (pin Oval[A]Pad_1727.2x1727.2_um 7 0 -7620)\r
126 (pin Oval[A]Pad_1727.2x1727.2_um 6 2540 -5080)\r
127 (pin Oval[A]Pad_1727.2x1727.2_um 5 0 -5080)\r
128 (pin Oval[A]Pad_1727.2x1727.2_um 4 2540 -2540)\r
129 (pin Oval[A]Pad_1727.2x1727.2_um 3 0 -2540)\r
130 (pin Oval[A]Pad_1727.2x1727.2_um 2 2540 0)\r
131 (pin Rect[A]Pad_1727.2x1727.2_um 1 0 0)\r
132 )\r
133 (image "DIP254P762X508-16N:DIP254P762X508-16N"\r
134 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
135 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
136 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
137 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
138 (outline (path signal 100 -7112 17221.2 -7112 18338.8))\r
139 (outline (path signal 100 -7112 18338.8 -8178.8 18338.8))\r
140 (outline (path signal 100 -8178.8 18338.8 -8178.8 17221.2))\r
141 (outline (path signal 100 -8178.8 17221.2 -7112 17221.2))\r
142 (outline (path signal 100 -7112 14681.2 -7112 15798.8))\r
143 (outline (path signal 100 -7112 15798.8 -8178.8 15798.8))\r
144 (outline (path signal 100 -8178.8 15798.8 -8178.8 14681.2))\r
145 (outline (path signal 100 -8178.8 14681.2 -7112 14681.2))\r
146 (outline (path signal 100 -7112 12141.2 -7112 13258.8))\r
147 (outline (path signal 100 -7112 13258.8 -8178.8 13258.8))\r
148 (outline (path signal 100 -8178.8 13258.8 -8178.8 12141.2))\r
149 (outline (path signal 100 -8178.8 12141.2 -7112 12141.2))\r
150 (outline (path signal 100 -7112 9601.2 -7112 10718.8))\r
151 (outline (path signal 100 -7112 10718.8 -8178.8 10718.8))\r
152 (outline (path signal 100 -8178.8 10718.8 -8178.8 9601.2))\r
153 (outline (path signal 100 -8178.8 9601.2 -7112 9601.2))\r
154 (outline (path signal 100 -7112 7061.2 -7112 8178.8))\r
155 (outline (path signal 100 -7112 8178.8 -8178.8 8178.8))\r
156 (outline (path signal 100 -8178.8 8178.8 -8178.8 7061.2))\r
157 (outline (path signal 100 -8178.8 7061.2 -7112 7061.2))\r
158 (outline (path signal 100 -7112 4521.2 -7112 5638.8))\r
159 (outline (path signal 100 -7112 5638.8 -8178.8 5638.8))\r
160 (outline (path signal 100 -8178.8 5638.8 -8178.8 4521.2))\r
161 (outline (path signal 100 -8178.8 4521.2 -7112 4521.2))\r
162 (outline (path signal 100 -7112 1981.2 -7112 3098.8))\r
163 (outline (path signal 100 -7112 3098.8 -8178.8 3098.8))\r
164 (outline (path signal 100 -8178.8 3098.8 -8178.8 1981.2))\r
165 (outline (path signal 100 -8178.8 1981.2 -7112 1981.2))\r
166 (outline (path signal 100 -7112 -558.8 -7112 558.8))\r
167 (outline (path signal 100 -7112 558.8 -8178.8 558.8))\r
168 (outline (path signal 100 -8178.8 558.8 -8178.8 -558.8))\r
169 (outline (path signal 100 -8178.8 -558.8 -7112 -558.8))\r
170 (outline (path signal 100 -508 558.8 -508 -558.8))\r
171 (outline (path signal 100 -508 -558.8 558.8 -558.8))\r
172 (outline (path signal 100 558.8 -558.8 558.8 558.8))\r
173 (outline (path signal 100 558.8 558.8 -508 558.8))\r
174 (outline (path signal 100 -508 3098.8 -508 1981.2))\r
175 (outline (path signal 100 -508 1981.2 558.8 1981.2))\r
176 (outline (path signal 100 558.8 1981.2 558.8 3098.8))\r
177 (outline (path signal 100 558.8 3098.8 -508 3098.8))\r
178 (outline (path signal 100 -508 5638.8 -508 4521.2))\r
179 (outline (path signal 100 -508 4521.2 558.8 4521.2))\r
180 (outline (path signal 100 558.8 4521.2 558.8 5638.8))\r
181 (outline (path signal 100 558.8 5638.8 -508 5638.8))\r
182 (outline (path signal 100 -508 8178.8 -508 7061.2))\r
183 (outline (path signal 100 -508 7061.2 558.8 7061.2))\r
184 (outline (path signal 100 558.8 7061.2 558.8 8178.8))\r
185 (outline (path signal 100 558.8 8178.8 -508 8178.8))\r
186 (outline (path signal 100 -508 10718.8 -508 9601.2))\r
187 (outline (path signal 100 -508 9601.2 558.8 9601.2))\r
188 (outline (path signal 100 558.8 9601.2 558.8 10718.8))\r
189 (outline (path signal 100 558.8 10718.8 -508 10718.8))\r
190 (outline (path signal 100 -508 13258.8 -508 12141.2))\r
191 (outline (path signal 100 -508 12141.2 558.8 12141.2))\r
192 (outline (path signal 100 558.8 12141.2 558.8 13258.8))\r
193 (outline (path signal 100 558.8 13258.8 -508 13258.8))\r
194 (outline (path signal 100 -508 15798.8 -508 14681.2))\r
195 (outline (path signal 100 -508 14681.2 558.8 14681.2))\r
196 (outline (path signal 100 558.8 14681.2 558.8 15798.8))\r
197 (outline (path signal 100 558.8 15798.8 -508 15798.8))\r
198 (outline (path signal 100 -508 18338.8 -508 17221.2))\r
199 (outline (path signal 100 -508 17221.2 558.8 17221.2))\r
200 (outline (path signal 100 558.8 17221.2 558.8 18338.8))\r
201 (outline (path signal 100 558.8 18338.8 -508 18338.8))\r
202 (outline (path signal 100 -7112 -965.2 -508 -965.2))\r
203 (outline (path signal 100 -508 -965.2 -508 18745.2))\r
204 (outline (path signal 100 -508 18745.2 -3505.2 18745.2))\r
205 (outline (path signal 100 -3505.2 18745.2 -4114.8 18745.2))\r
206 (outline (path signal 100 -4114.8 18745.2 -7112 18745.2))\r
207 (outline (path signal 100 -7112 18745.2 -7112 -965.2))\r
208 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
209 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
210 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
211 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
212 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
213 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
214 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
215 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
216 (pin Round[A]Pad_1676.4_um 9 0 0)\r
217 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
218 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
219 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
220 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
221 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
222 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
223 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
224 )\r
225 (image "DIP254P762X508-16N:DIP254P762X508-16N::1"\r
226 (outline (path signal 100 -7112 18745.2 -7112 -965.2))\r
227 (outline (path signal 100 -4114.8 18745.2 -7112 18745.2))\r
228 (outline (path signal 100 -3505.2 18745.2 -4114.8 18745.2))\r
229 (outline (path signal 100 -508 18745.2 -3505.2 18745.2))\r
230 (outline (path signal 100 -508 -965.2 -508 18745.2))\r
231 (outline (path signal 100 -7112 -965.2 -508 -965.2))\r
232 (outline (path signal 100 558.8 18338.8 -508 18338.8))\r
233 (outline (path signal 100 558.8 17221.2 558.8 18338.8))\r
234 (outline (path signal 100 -508 17221.2 558.8 17221.2))\r
235 (outline (path signal 100 -508 18338.8 -508 17221.2))\r
236 (outline (path signal 100 558.8 15798.8 -508 15798.8))\r
237 (outline (path signal 100 558.8 14681.2 558.8 15798.8))\r
238 (outline (path signal 100 -508 14681.2 558.8 14681.2))\r
239 (outline (path signal 100 -508 15798.8 -508 14681.2))\r
240 (outline (path signal 100 558.8 13258.8 -508 13258.8))\r
241 (outline (path signal 100 558.8 12141.2 558.8 13258.8))\r
242 (outline (path signal 100 -508 12141.2 558.8 12141.2))\r
243 (outline (path signal 100 -508 13258.8 -508 12141.2))\r
244 (outline (path signal 100 558.8 10718.8 -508 10718.8))\r
245 (outline (path signal 100 558.8 9601.2 558.8 10718.8))\r
246 (outline (path signal 100 -508 9601.2 558.8 9601.2))\r
247 (outline (path signal 100 -508 10718.8 -508 9601.2))\r
248 (outline (path signal 100 558.8 8178.8 -508 8178.8))\r
249 (outline (path signal 100 558.8 7061.2 558.8 8178.8))\r
250 (outline (path signal 100 -508 7061.2 558.8 7061.2))\r
251 (outline (path signal 100 -508 8178.8 -508 7061.2))\r
252 (outline (path signal 100 558.8 5638.8 -508 5638.8))\r
253 (outline (path signal 100 558.8 4521.2 558.8 5638.8))\r
254 (outline (path signal 100 -508 4521.2 558.8 4521.2))\r
255 (outline (path signal 100 -508 5638.8 -508 4521.2))\r
256 (outline (path signal 100 558.8 3098.8 -508 3098.8))\r
257 (outline (path signal 100 558.8 1981.2 558.8 3098.8))\r
258 (outline (path signal 100 -508 1981.2 558.8 1981.2))\r
259 (outline (path signal 100 -508 3098.8 -508 1981.2))\r
260 (outline (path signal 100 558.8 558.8 -508 558.8))\r
261 (outline (path signal 100 558.8 -558.8 558.8 558.8))\r
262 (outline (path signal 100 -508 -558.8 558.8 -558.8))\r
263 (outline (path signal 100 -508 558.8 -508 -558.8))\r
264 (outline (path signal 100 -8178.8 -558.8 -7112 -558.8))\r
265 (outline (path signal 100 -8178.8 558.8 -8178.8 -558.8))\r
266 (outline (path signal 100 -7112 558.8 -8178.8 558.8))\r
267 (outline (path signal 100 -7112 -558.8 -7112 558.8))\r
268 (outline (path signal 100 -8178.8 1981.2 -7112 1981.2))\r
269 (outline (path signal 100 -8178.8 3098.8 -8178.8 1981.2))\r
270 (outline (path signal 100 -7112 3098.8 -8178.8 3098.8))\r
271 (outline (path signal 100 -7112 1981.2 -7112 3098.8))\r
272 (outline (path signal 100 -8178.8 4521.2 -7112 4521.2))\r
273 (outline (path signal 100 -8178.8 5638.8 -8178.8 4521.2))\r
274 (outline (path signal 100 -7112 5638.8 -8178.8 5638.8))\r
275 (outline (path signal 100 -7112 4521.2 -7112 5638.8))\r
276 (outline (path signal 100 -8178.8 7061.2 -7112 7061.2))\r
277 (outline (path signal 100 -8178.8 8178.8 -8178.8 7061.2))\r
278 (outline (path signal 100 -7112 8178.8 -8178.8 8178.8))\r
279 (outline (path signal 100 -7112 7061.2 -7112 8178.8))\r
280 (outline (path signal 100 -8178.8 9601.2 -7112 9601.2))\r
281 (outline (path signal 100 -8178.8 10718.8 -8178.8 9601.2))\r
282 (outline (path signal 100 -7112 10718.8 -8178.8 10718.8))\r
283 (outline (path signal 100 -7112 9601.2 -7112 10718.8))\r
284 (outline (path signal 100 -8178.8 12141.2 -7112 12141.2))\r
285 (outline (path signal 100 -8178.8 13258.8 -8178.8 12141.2))\r
286 (outline (path signal 100 -7112 13258.8 -8178.8 13258.8))\r
287 (outline (path signal 100 -7112 12141.2 -7112 13258.8))\r
288 (outline (path signal 100 -8178.8 14681.2 -7112 14681.2))\r
289 (outline (path signal 100 -8178.8 15798.8 -8178.8 14681.2))\r
290 (outline (path signal 100 -7112 15798.8 -8178.8 15798.8))\r
291 (outline (path signal 100 -7112 14681.2 -7112 15798.8))\r
292 (outline (path signal 100 -8178.8 17221.2 -7112 17221.2))\r
293 (outline (path signal 100 -8178.8 18338.8 -8178.8 17221.2))\r
294 (outline (path signal 100 -7112 18338.8 -8178.8 18338.8))\r
295 (outline (path signal 100 -7112 17221.2 -7112 18338.8))\r
296 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
297 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
298 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
299 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
300 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
301 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
302 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
303 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
304 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
305 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
306 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
307 (pin Round[A]Pad_1676.4_um 9 0 0)\r
308 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
309 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
310 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
311 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
312 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
313 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
314 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
315 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
316 )\r
317 (image "SN74HC166N:DIP254P762X508-16"\r
318 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
319 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
320 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
321 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
322 (outline (path signal 152.4 -7112 17221.2 -7112 18338.8))\r
323 (outline (path signal 152.4 -7112 18338.8 -8178.8 18338.8))\r
324 (outline (path signal 152.4 -8178.8 18338.8 -8178.8 17221.2))\r
325 (outline (path signal 152.4 -8178.8 17221.2 -7112 17221.2))\r
326 (outline (path signal 152.4 -7112 14681.2 -7112 15798.8))\r
327 (outline (path signal 152.4 -7112 15798.8 -8178.8 15798.8))\r
328 (outline (path signal 152.4 -8178.8 15798.8 -8178.8 14681.2))\r
329 (outline (path signal 152.4 -8178.8 14681.2 -7112 14681.2))\r
330 (outline (path signal 152.4 -7112 12141.2 -7112 13258.8))\r
331 (outline (path signal 152.4 -7112 13258.8 -8178.8 13258.8))\r
332 (outline (path signal 152.4 -8178.8 13258.8 -8178.8 12141.2))\r
333 (outline (path signal 152.4 -8178.8 12141.2 -7112 12141.2))\r
334 (outline (path signal 152.4 -7112 9601.2 -7112 10718.8))\r
335 (outline (path signal 152.4 -7112 10718.8 -8178.8 10718.8))\r
336 (outline (path signal 152.4 -8178.8 10718.8 -8178.8 9601.2))\r
337 (outline (path signal 152.4 -8178.8 9601.2 -7112 9601.2))\r
338 (outline (path signal 152.4 -7112 7061.2 -7112 8178.8))\r
339 (outline (path signal 152.4 -7112 8178.8 -8178.8 8178.8))\r
340 (outline (path signal 152.4 -8178.8 8178.8 -8178.8 7061.2))\r
341 (outline (path signal 152.4 -8178.8 7061.2 -7112 7061.2))\r
342 (outline (path signal 152.4 -7112 4521.2 -7112 5638.8))\r
343 (outline (path signal 152.4 -7112 5638.8 -8178.8 5638.8))\r
344 (outline (path signal 152.4 -8178.8 5638.8 -8178.8 4521.2))\r
345 (outline (path signal 152.4 -8178.8 4521.2 -7112 4521.2))\r
346 (outline (path signal 152.4 -7112 1981.2 -7112 3098.8))\r
347 (outline (path signal 152.4 -7112 3098.8 -8178.8 3098.8))\r
348 (outline (path signal 152.4 -8178.8 3098.8 -8178.8 1981.2))\r
349 (outline (path signal 152.4 -8178.8 1981.2 -7112 1981.2))\r
350 (outline (path signal 152.4 -7112 -558.8 -7112 558.8))\r
351 (outline (path signal 152.4 -7112 558.8 -8178.8 558.8))\r
352 (outline (path signal 152.4 -8178.8 558.8 -8178.8 -558.8))\r
353 (outline (path signal 152.4 -8178.8 -558.8 -7112 -558.8))\r
354 (outline (path signal 152.4 -508 558.8 -508 -558.8))\r
355 (outline (path signal 152.4 -508 -558.8 558.8 -558.8))\r
356 (outline (path signal 152.4 558.8 -558.8 558.8 558.8))\r
357 (outline (path signal 152.4 558.8 558.8 -508 558.8))\r
358 (outline (path signal 152.4 -508 3098.8 -508 1981.2))\r
359 (outline (path signal 152.4 -508 1981.2 558.8 1981.2))\r
360 (outline (path signal 152.4 558.8 1981.2 558.8 3098.8))\r
361 (outline (path signal 152.4 558.8 3098.8 -508 3098.8))\r
362 (outline (path signal 152.4 -508 5638.8 -508 4521.2))\r
363 (outline (path signal 152.4 -508 4521.2 558.8 4521.2))\r
364 (outline (path signal 152.4 558.8 4521.2 558.8 5638.8))\r
365 (outline (path signal 152.4 558.8 5638.8 -508 5638.8))\r
366 (outline (path signal 152.4 -508 8178.8 -508 7061.2))\r
367 (outline (path signal 152.4 -508 7061.2 558.8 7061.2))\r
368 (outline (path signal 152.4 558.8 7061.2 558.8 8178.8))\r
369 (outline (path signal 152.4 558.8 8178.8 -508 8178.8))\r
370 (outline (path signal 152.4 -508 10718.8 -508 9601.2))\r
371 (outline (path signal 152.4 -508 9601.2 558.8 9601.2))\r
372 (outline (path signal 152.4 558.8 9601.2 558.8 10718.8))\r
373 (outline (path signal 152.4 558.8 10718.8 -508 10718.8))\r
374 (outline (path signal 152.4 -508 13258.8 -508 12141.2))\r
375 (outline (path signal 152.4 -508 12141.2 558.8 12141.2))\r
376 (outline (path signal 152.4 558.8 12141.2 558.8 13258.8))\r
377 (outline (path signal 152.4 558.8 13258.8 -508 13258.8))\r
378 (outline (path signal 152.4 -508 15798.8 -508 14681.2))\r
379 (outline (path signal 152.4 -508 14681.2 558.8 14681.2))\r
380 (outline (path signal 152.4 558.8 14681.2 558.8 15798.8))\r
381 (outline (path signal 152.4 558.8 15798.8 -508 15798.8))\r
382 (outline (path signal 152.4 -508 18338.8 -508 17221.2))\r
383 (outline (path signal 152.4 -508 17221.2 558.8 17221.2))\r
384 (outline (path signal 152.4 558.8 17221.2 558.8 18338.8))\r
385 (outline (path signal 152.4 558.8 18338.8 -508 18338.8))\r
386 (outline (path signal 152.4 -7112 -965.2 -508 -965.2))\r
387 (outline (path signal 152.4 -508 -965.2 -508 18745.2))\r
388 (outline (path signal 152.4 -508 18745.2 -3505.2 18745.2))\r
389 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
390 (outline (path signal 152.4 -4114.8 18745.2 -7112 18745.2))\r
391 (outline (path signal 152.4 -7112 18745.2 -7112 -965.2))\r
392 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
393 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
394 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
395 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
396 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
397 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
398 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
399 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
400 (pin Round[A]Pad_1676.4_um 9 0 0)\r
401 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
402 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
403 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
404 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
405 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
406 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
407 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
408 )\r
409 (image "digikey-footprints:PinHeader_2x6_P2.54mm_Vertical_SMD"\r
410 (outline (path signal 50 -7850 4325 7875 4325))\r
411 (outline (path signal 50 -7850 -4325 -7850 4325))\r
412 (outline (path signal 50 7875 4275 7875 -4325))\r
413 (outline (path signal 50 -7850 -4325 7850 -4325))\r
414 (outline (path signal 100 -7200 -3600 -7700 -3600))\r
415 (outline (path signal 100 -7700 -3600 -7700 -2200))\r
416 (outline (path signal 100 7200 -3600 7700 -3600))\r
417 (outline (path signal 100 7700 -3600 7700 -2500))\r
418 (outline (path signal 100 7200 3600 7700 3600))\r
419 (outline (path signal 100 7700 3600 7700 2400))\r
420 (outline (path signal 100 -7700 2200 -7700 2700))\r
421 (outline (path signal 100 -7700 2700 -7100 3300))\r
422 (outline (path signal 100 -7100 3300 -7100 3500))\r
423 (outline (path signal 100 -7625 -3500 -7600 2600))\r
424 (outline (path signal 100 7600 3500 -6700 3500))\r
425 (outline (path signal 100 -6700 3500 -7600 2600))\r
426 (outline (path signal 100 7620 3500 7620 -3500))\r
427 (outline (path signal 100 -7620 -3500 7620 -3500))\r
428 (pin Rect[T]Pad_1280x3680_um 1 -6350 2220)\r
429 (pin Rect[T]Pad_1280x3680_um 2 -3810 2220)\r
430 (pin Rect[T]Pad_1280x3680_um 3 -1270 2220)\r
431 (pin Rect[T]Pad_1280x3680_um 4 1270 2220)\r
432 (pin Rect[T]Pad_1280x3680_um 5 3810 2220)\r
433 (pin Rect[T]Pad_1280x3680_um 6 6350 2220)\r
434 (pin Rect[T]Pad_1280x3680_um 7 -6350 -2220)\r
435 (pin Rect[T]Pad_1280x3680_um 8 -3810 -2220)\r
436 (pin Rect[T]Pad_1280x3680_um 9 -1270 -2220)\r
437 (pin Rect[T]Pad_1280x3680_um 10 1270 -2220)\r
438 (pin Rect[T]Pad_1280x3680_um 11 3810 -2220)\r
439 (pin Rect[T]Pad_1280x3680_um 12 6350 -2220)\r
440 )\r
441 (image "SN74HC166N:DIP254P762X508-16::1"\r
442 (outline (path signal 152.4 -7112 18745.2 -7112 -965.2))\r
443 (outline (path signal 152.4 -4114.8 18745.2 -7112 18745.2))\r
444 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
445 (outline (path signal 152.4 -508 18745.2 -3505.2 18745.2))\r
446 (outline (path signal 152.4 -508 -965.2 -508 18745.2))\r
447 (outline (path signal 152.4 -7112 -965.2 -508 -965.2))\r
448 (outline (path signal 152.4 558.8 18338.8 -508 18338.8))\r
449 (outline (path signal 152.4 558.8 17221.2 558.8 18338.8))\r
450 (outline (path signal 152.4 -508 17221.2 558.8 17221.2))\r
451 (outline (path signal 152.4 -508 18338.8 -508 17221.2))\r
452 (outline (path signal 152.4 558.8 15798.8 -508 15798.8))\r
453 (outline (path signal 152.4 558.8 14681.2 558.8 15798.8))\r
454 (outline (path signal 152.4 -508 14681.2 558.8 14681.2))\r
455 (outline (path signal 152.4 -508 15798.8 -508 14681.2))\r
456 (outline (path signal 152.4 558.8 13258.8 -508 13258.8))\r
457 (outline (path signal 152.4 558.8 12141.2 558.8 13258.8))\r
458 (outline (path signal 152.4 -508 12141.2 558.8 12141.2))\r
459 (outline (path signal 152.4 -508 13258.8 -508 12141.2))\r
460 (outline (path signal 152.4 558.8 10718.8 -508 10718.8))\r
461 (outline (path signal 152.4 558.8 9601.2 558.8 10718.8))\r
462 (outline (path signal 152.4 -508 9601.2 558.8 9601.2))\r
463 (outline (path signal 152.4 -508 10718.8 -508 9601.2))\r
464 (outline (path signal 152.4 558.8 8178.8 -508 8178.8))\r
465 (outline (path signal 152.4 558.8 7061.2 558.8 8178.8))\r
466 (outline (path signal 152.4 -508 7061.2 558.8 7061.2))\r
467 (outline (path signal 152.4 -508 8178.8 -508 7061.2))\r
468 (outline (path signal 152.4 558.8 5638.8 -508 5638.8))\r
469 (outline (path signal 152.4 558.8 4521.2 558.8 5638.8))\r
470 (outline (path signal 152.4 -508 4521.2 558.8 4521.2))\r
471 (outline (path signal 152.4 -508 5638.8 -508 4521.2))\r
472 (outline (path signal 152.4 558.8 3098.8 -508 3098.8))\r
473 (outline (path signal 152.4 558.8 1981.2 558.8 3098.8))\r
474 (outline (path signal 152.4 -508 1981.2 558.8 1981.2))\r
475 (outline (path signal 152.4 -508 3098.8 -508 1981.2))\r
476 (outline (path signal 152.4 558.8 558.8 -508 558.8))\r
477 (outline (path signal 152.4 558.8 -558.8 558.8 558.8))\r
478 (outline (path signal 152.4 -508 -558.8 558.8 -558.8))\r
479 (outline (path signal 152.4 -508 558.8 -508 -558.8))\r
480 (outline (path signal 152.4 -8178.8 -558.8 -7112 -558.8))\r
481 (outline (path signal 152.4 -8178.8 558.8 -8178.8 -558.8))\r
482 (outline (path signal 152.4 -7112 558.8 -8178.8 558.8))\r
483 (outline (path signal 152.4 -7112 -558.8 -7112 558.8))\r
484 (outline (path signal 152.4 -8178.8 1981.2 -7112 1981.2))\r
485 (outline (path signal 152.4 -8178.8 3098.8 -8178.8 1981.2))\r
486 (outline (path signal 152.4 -7112 3098.8 -8178.8 3098.8))\r
487 (outline (path signal 152.4 -7112 1981.2 -7112 3098.8))\r
488 (outline (path signal 152.4 -8178.8 4521.2 -7112 4521.2))\r
489 (outline (path signal 152.4 -8178.8 5638.8 -8178.8 4521.2))\r
490 (outline (path signal 152.4 -7112 5638.8 -8178.8 5638.8))\r
491 (outline (path signal 152.4 -7112 4521.2 -7112 5638.8))\r
492 (outline (path signal 152.4 -8178.8 7061.2 -7112 7061.2))\r
493 (outline (path signal 152.4 -8178.8 8178.8 -8178.8 7061.2))\r
494 (outline (path signal 152.4 -7112 8178.8 -8178.8 8178.8))\r
495 (outline (path signal 152.4 -7112 7061.2 -7112 8178.8))\r
496 (outline (path signal 152.4 -8178.8 9601.2 -7112 9601.2))\r
497 (outline (path signal 152.4 -8178.8 10718.8 -8178.8 9601.2))\r
498 (outline (path signal 152.4 -7112 10718.8 -8178.8 10718.8))\r
499 (outline (path signal 152.4 -7112 9601.2 -7112 10718.8))\r
500 (outline (path signal 152.4 -8178.8 12141.2 -7112 12141.2))\r
501 (outline (path signal 152.4 -8178.8 13258.8 -8178.8 12141.2))\r
502 (outline (path signal 152.4 -7112 13258.8 -8178.8 13258.8))\r
503 (outline (path signal 152.4 -7112 12141.2 -7112 13258.8))\r
504 (outline (path signal 152.4 -8178.8 14681.2 -7112 14681.2))\r
505 (outline (path signal 152.4 -8178.8 15798.8 -8178.8 14681.2))\r
506 (outline (path signal 152.4 -7112 15798.8 -8178.8 15798.8))\r
507 (outline (path signal 152.4 -7112 14681.2 -7112 15798.8))\r
508 (outline (path signal 152.4 -8178.8 17221.2 -7112 17221.2))\r
509 (outline (path signal 152.4 -8178.8 18338.8 -8178.8 17221.2))\r
510 (outline (path signal 152.4 -7112 18338.8 -8178.8 18338.8))\r
511 (outline (path signal 152.4 -7112 17221.2 -7112 18338.8))\r
512 (outline (path signal 152.4 -4114.8 18745.2 -6299.2 18745.2))\r
513 (outline (path signal 152.4 -3505.2 18745.2 -4114.8 18745.2))\r
514 (outline (path signal 152.4 -889 18745.2 -3505.2 18745.2))\r
515 (outline (path signal 152.4 -6731 -965.2 -889 -965.2))\r
516 (pin Round[A]Pad_1676.4_um 16 0 17780)\r
517 (pin Round[A]Pad_1676.4_um 15 0 15240)\r
518 (pin Round[A]Pad_1676.4_um 14 0 12700)\r
519 (pin Round[A]Pad_1676.4_um 13 0 10160)\r
520 (pin Round[A]Pad_1676.4_um 12 0 7620)\r
521 (pin Round[A]Pad_1676.4_um 11 0 5080)\r
522 (pin Round[A]Pad_1676.4_um 10 0 2540)\r
523 (pin Round[A]Pad_1676.4_um 9 0 0)\r
524 (pin Round[A]Pad_1676.4_um 8 -7620 0)\r
525 (pin Round[A]Pad_1676.4_um 7 -7620 2540)\r
526 (pin Round[A]Pad_1676.4_um 6 -7620 5080)\r
527 (pin Round[A]Pad_1676.4_um 5 -7620 7620)\r
528 (pin Round[A]Pad_1676.4_um 4 -7620 10160)\r
529 (pin Round[A]Pad_1676.4_um 3 -7620 12700)\r
530 (pin Round[A]Pad_1676.4_um 2 -7620 15240)\r
531 (pin Rect[A]Pad_1676.4x1676.4_um 1 -7620 17780)\r
532 )\r
533 (padstack Round[A]Pad_1676.4_um\r
534 (shape (circle F.Cu 1676.4))\r
535 (shape (circle In1.Cu 1676.4))\r
536 (shape (circle In2.Cu 1676.4))\r
537 (shape (circle B.Cu 1676.4))\r
538 (attach off)\r
539 )\r
540 (padstack Oval[A]Pad_1727.2x1727.2_um\r
541 (shape (path F.Cu 1727.2 0 0 0 0))\r
542 (shape (path In1.Cu 1727.2 0 0 0 0))\r
543 (shape (path In2.Cu 1727.2 0 0 0 0))\r
544 (shape (path B.Cu 1727.2 0 0 0 0))\r
545 (attach off)\r
546 )\r
547 (padstack Rect[T]Pad_1280x3680_um\r
548 (shape (rect F.Cu -640 -1840 640 1840))\r
549 (attach off)\r
550 )\r
551 (padstack Rect[A]Pad_1676.4x1676.4_um\r
552 (shape (rect F.Cu -838.2 -838.2 838.2 838.2))\r
553 (shape (rect In1.Cu -838.2 -838.2 838.2 838.2))\r
554 (shape (rect In2.Cu -838.2 -838.2 838.2 838.2))\r
555 (shape (rect B.Cu -838.2 -838.2 838.2 838.2))\r
556 (attach off)\r
557 )\r
558 (padstack Rect[A]Pad_1727.2x1727.2_um\r
559 (shape (rect F.Cu -863.6 -863.6 863.6 863.6))\r
560 (shape (rect In1.Cu -863.6 -863.6 863.6 863.6))\r
561 (shape (rect In2.Cu -863.6 -863.6 863.6 863.6))\r
562 (shape (rect B.Cu -863.6 -863.6 863.6 863.6))\r
563 (attach off)\r
564 )\r
565 (padstack "Via[0-3]_600:400_um"\r
566 (shape (circle F.Cu 600))\r
567 (shape (circle In1.Cu 600))\r
568 (shape (circle In2.Cu 600))\r
569 (shape (circle B.Cu 600))\r
570 (attach off)\r
571 )\r
572 )\r
573 (network\r
574 (net "Net-(P8-Pad3)"\r
575 (pins P8-3)\r
576 )\r
577 (net "Net-(P8-Pad7)"\r
578 (pins P8-7)\r
579 )\r
580 (net "Net-(P8-Pad8)"\r
581 (pins P8-8)\r
582 )\r
583 (net "Net-(P8-Pad9)"\r
584 (pins P8-9)\r
585 )\r
586 (net "Net-(P8-Pad10)"\r
587 (pins P8-10)\r
588 )\r
589 (net "Net-(P8-Pad13)"\r
590 (pins P8-13)\r
591 )\r
592 (net "Net-(P8-Pad19)"\r
593 (pins P8-19)\r
594 )\r
595 (net "Net-(P8-Pad20)"\r
596 (pins P8-20)\r
597 )\r
598 (net "Net-(P8-Pad21)"\r
599 (pins P8-21)\r
600 )\r
601 (net "Net-(P8-Pad22)"\r
602 (pins P8-22)\r
603 )\r
604 (net "Net-(P8-Pad23)"\r
605 (pins P8-23)\r
606 )\r
607 (net "Net-(P8-Pad24)"\r
608 (pins P8-24)\r
609 )\r
610 (net "Net-(P8-Pad25)"\r
611 (pins P8-25)\r
612 )\r
613 (net "Net-(P8-Pad26)"\r
614 (pins P8-26)\r
615 )\r
616 (net "Net-(P8-Pad27)"\r
617 (pins P8-27)\r
618 )\r
619 (net "Net-(P8-Pad28)"\r
620 (pins P8-28)\r
621 )\r
622 (net "Net-(P8-Pad29)"\r
623 (pins P8-29)\r
624 )\r
625 (net "Net-(P8-Pad30)"\r
626 (pins P8-30)\r
627 )\r
628 (net "Net-(P8-Pad31)"\r
629 (pins P8-31)\r
630 )\r
631 (net "Net-(P8-Pad32)"\r
632 (pins P8-32)\r
633 )\r
634 (net "Net-(P8-Pad33)"\r
635 (pins P8-33)\r
636 )\r
637 (net "Net-(P8-Pad34)"\r
638 (pins P8-34)\r
639 )\r
640 (net "Net-(P8-Pad35)"\r
641 (pins P8-35)\r
642 )\r
643 (net "Net-(P8-Pad36)"\r
644 (pins P8-36)\r
645 )\r
646 (net "Net-(P8-Pad37)"\r
647 (pins P8-37)\r
648 )\r
649 (net "Net-(P8-Pad38)"\r
650 (pins P8-38)\r
651 )\r
652 (net "Net-(P8-Pad39)"\r
653 (pins P8-39)\r
654 )\r
655 (net "Net-(P8-Pad40)"\r
656 (pins P8-40)\r
657 )\r
658 (net "Net-(P8-Pad41)"\r
659 (pins P8-41)\r
660 )\r
661 (net "Net-(P8-Pad42)"\r
662 (pins P8-42)\r
663 )\r
664 (net "Net-(P8-Pad44)"\r
665 (pins P8-44)\r
666 )\r
667 (net "Net-(P8-Pad46)"\r
668 (pins P8-46)\r
669 )\r
670 (net "Net-(P9-Pad11)"\r
671 (pins P9-11)\r
672 )\r
673 (net "Net-(P9-Pad12)"\r
674 (pins P9-12)\r
675 )\r
676 (net "Net-(P9-Pad13)"\r
677 (pins P9-13)\r
678 )\r
679 (net "Net-(P9-Pad14)"\r
680 (pins P9-14)\r
681 )\r
682 (net "Net-(P9-Pad15)"\r
683 (pins P9-15)\r
684 )\r
685 (net "Net-(P9-Pad16)"\r
686 (pins P9-16)\r
687 )\r
688 (net "Net-(P9-Pad17)"\r
689 (pins P9-17)\r
690 )\r
691 (net "Net-(P9-Pad18)"\r
692 (pins P9-18)\r
693 )\r
694 (net "Net-(P9-Pad19)"\r
695 (pins P9-19)\r
696 )\r
697 (net "Net-(P9-Pad20)"\r
698 (pins P9-20)\r
699 )\r
700 (net "Net-(P9-Pad21)"\r
701 (pins P9-21)\r
702 )\r
703 (net "Net-(P9-Pad22)"\r
704 (pins P9-22)\r
705 )\r
706 (net "Net-(P9-Pad23)"\r
707 (pins P9-23)\r
708 )\r
709 (net "Net-(P9-Pad24)"\r
710 (pins P9-24)\r
711 )\r
712 (net "Net-(P9-Pad25)"\r
713 (pins P9-25)\r
714 )\r
715 (net "Net-(P9-Pad26)"\r
716 (pins P9-26)\r
717 )\r
718 (net "Net-(P9-Pad27)"\r
719 (pins P9-27)\r
720 )\r
721 (net "Net-(P9-Pad28)"\r
722 (pins P9-28)\r
723 )\r
724 (net "Net-(P9-Pad29)"\r
725 (pins P9-29)\r
726 )\r
727 (net "Net-(P9-Pad30)"\r
728 (pins P9-30)\r
729 )\r
730 (net "Net-(P9-Pad31)"\r
731 (pins P9-31)\r
732 )\r
733 (net "Net-(P9-Pad33)"\r
734 (pins P9-33)\r
735 )\r
736 (net "Net-(P9-Pad35)"\r
737 (pins P9-35)\r
738 )\r
739 (net "Net-(P9-Pad36)"\r
740 (pins P9-36)\r
741 )\r
742 (net "Net-(P9-Pad37)"\r
743 (pins P9-37)\r
744 )\r
745 (net "Net-(P9-Pad38)"\r
746 (pins P9-38)\r
747 )\r
748 (net "Net-(P9-Pad39)"\r
749 (pins P9-39)\r
750 )\r
751 (net "Net-(P9-Pad40)"\r
752 (pins P9-40)\r
753 )\r
754 (net "Net-(P9-Pad41)"\r
755 (pins P9-41)\r
756 )\r
757 (net "Net-(P9-Pad42)"\r
758 (pins P9-42)\r
759 )\r
760 (net PWR_BUT\r
761 (pins P9-9)\r
762 )\r
763 (net SYS_RESETN\r
764 (pins P9-10)\r
765 )\r
766 (net VDD_ADC\r
767 (pins P9-32)\r
768 )\r
769 (net GNDA_ADC\r
770 (pins P9-34)\r
771 )\r
772 (net /d1\r
773 (pins J1-1)\r
774 )\r
775 (net /d2\r
776 (pins J1-2)\r
777 )\r
778 (net /d3\r
779 (pins J1-3)\r
780 )\r
781 (net /d4\r
782 (pins J1-4)\r
783 )\r
784 (net /d5\r
785 (pins J1-5)\r
786 )\r
787 (net /d6\r
788 (pins J1-6)\r
789 )\r
790 (net /d7\r
791 (pins J1-7)\r
792 )\r
793 (net /d8\r
794 (pins J1-8)\r
795 )\r
796 (net "Net-(J1-Pad9)"\r
797 (pins J1-9)\r
798 )\r
799 (net "Net-(J1-Pad10)"\r
800 (pins J1-10)\r
801 )\r
802 (net "Net-(J1-Pad11)"\r
803 (pins J1-11)\r
804 )\r
805 (net "Net-(J1-Pad12)"\r
806 (pins J1-12)\r
807 )\r
808 (net SR1_CLR\r
809 (pins P8-17 U2-9)\r
810 )\r
811 (net SR1_SHLD\r
812 (pins P8-15 U2-7)\r
813 )\r
814 (net SR1_CLK\r
815 (pins P8-11 U2-3)\r
816 )\r
817 (net SR1_CLKINH\r
818 (pins P8-5 U2-5)\r
819 )\r
820 (net SR1_QH_T\r
821 (pins P8-4 U1-2)\r
822 )\r
823 (net PGND\r
824 (pins P8-2 P8-1 P9-46 P9-45 P9-44 P9-43 P9-2 P9-1 U1-8 U1-13 U2-13 U2-8 U3-1\r
825 U3-8 U4-1 U4-8 U5-8 U5-1 U6-1 U6-8 U7-1 U7-8 U8-8 U8-1)\r
826 )\r
827 (net 5v\r
828 (pins P9-8 P9-7 P9-6 P9-5 U1-1 U2-16 U3-16 U4-16 U5-16 U6-16 U7-16 U8-16)\r
829 )\r
830 (net BB3.3\r
831 (pins U1-16 U2-1)\r
832 )\r
833 (net SR1_QH\r
834 (pins U1-3 U3-13)\r
835 )\r
836 (net SR1_CLR_T\r
837 (pins U2-10 U3-9 U4-9 U5-9 U6-9 U7-9 U8-9)\r
838 )\r
839 (net SR1_SHLD_T\r
840 (pins U2-6 U3-15 U4-15 U5-15 U6-15 U7-15 U8-15)\r
841 )\r
842 (net SR1_CLKINH_T\r
843 (pins U2-4 U3-6 U4-6 U5-6 U6-6 U7-6 U8-6)\r
844 )\r
845 (net SR1_CLK_T\r
846 (pins U2-2 U3-7 U4-7 U5-7 U6-7 U7-7 U8-7)\r
847 )\r
848 (net 7SEG_CLK\r
849 (pins P8-45 U2-11)\r
850 )\r
851 (net 7SEG_DIO\r
852 (pins P8-43 U2-14)\r
853 )\r
854 (net SR6_QH_T\r
855 (pins P8-18 U1-15)\r
856 )\r
857 (net SR5_QH_T\r
858 (pins P8-16 U1-12)\r
859 )\r
860 (net SR4_QH_T\r
861 (pins P8-14 U1-10)\r
862 )\r
863 (net SR3_QH_T\r
864 (pins P8-12 U1-6)\r
865 )\r
866 (net SR2_QH_T\r
867 (pins P8-6)\r
868 )\r
869 (net +3V3\r
870 (pins P9-4 P9-3)\r
871 )\r
872 (net SR2_QH__T\r
873 (pins U1-4)\r
874 )\r
875 (net SR2_QH\r
876 (pins U1-5 U7-13)\r
877 )\r
878 (net SR3_QH\r
879 (pins U1-7 U8-13)\r
880 )\r
881 (net SR4_QH\r
882 (pins U1-9 U6-13)\r
883 )\r
884 (net SR5_QH\r
885 (pins U1-11 U5-13)\r
886 )\r
887 (net SR6_QH\r
888 (pins U1-14 U4-13)\r
889 )\r
890 (net 7SEG_DIO_T\r
891 (pins U2-15)\r
892 )\r
893 (net 7SEG_CLK_T\r
894 (pins U2-12)\r
895 )\r
896 (net "Net-(U3-Pad2)"\r
897 (pins U3-2)\r
898 )\r
899 (net "Net-(U3-Pad3)"\r
900 (pins U3-3)\r
901 )\r
902 (net "Net-(U3-Pad4)"\r
903 (pins U3-4)\r
904 )\r
905 (net "Net-(U3-Pad5)"\r
906 (pins U3-5)\r
907 )\r
908 (net "Net-(U3-Pad10)"\r
909 (pins U3-10)\r
910 )\r
911 (net "Net-(U3-Pad11)"\r
912 (pins U3-11)\r
913 )\r
914 (net "Net-(U3-Pad12)"\r
915 (pins U3-12)\r
916 )\r
917 (net "Net-(U3-Pad14)"\r
918 (pins U3-14)\r
919 )\r
920 (net "Net-(U4-Pad2)"\r
921 (pins U4-2)\r
922 )\r
923 (net "Net-(U4-Pad3)"\r
924 (pins U4-3)\r
925 )\r
926 (net "Net-(U4-Pad4)"\r
927 (pins U4-4)\r
928 )\r
929 (net "Net-(U4-Pad5)"\r
930 (pins U4-5)\r
931 )\r
932 (net "Net-(U4-Pad10)"\r
933 (pins U4-10)\r
934 )\r
935 (net "Net-(U4-Pad11)"\r
936 (pins U4-11)\r
937 )\r
938 (net "Net-(U4-Pad12)"\r
939 (pins U4-12)\r
940 )\r
941 (net "Net-(U4-Pad14)"\r
942 (pins U4-14)\r
943 )\r
944 (net "Net-(U5-Pad14)"\r
945 (pins U5-14)\r
946 )\r
947 (net "Net-(U5-Pad12)"\r
948 (pins U5-12)\r
949 )\r
950 (net "Net-(U5-Pad11)"\r
951 (pins U5-11)\r
952 )\r
953 (net "Net-(U5-Pad10)"\r
954 (pins U5-10)\r
955 )\r
956 (net "Net-(U5-Pad5)"\r
957 (pins U5-5)\r
958 )\r
959 (net "Net-(U5-Pad4)"\r
960 (pins U5-4)\r
961 )\r
962 (net "Net-(U5-Pad3)"\r
963 (pins U5-3)\r
964 )\r
965 (net "Net-(U5-Pad2)"\r
966 (pins U5-2)\r
967 )\r
968 (net "Net-(U6-Pad2)"\r
969 (pins U6-2)\r
970 )\r
971 (net "Net-(U6-Pad3)"\r
972 (pins U6-3)\r
973 )\r
974 (net "Net-(U6-Pad4)"\r
975 (pins U6-4)\r
976 )\r
977 (net "Net-(U6-Pad5)"\r
978 (pins U6-5)\r
979 )\r
980 (net "Net-(U6-Pad10)"\r
981 (pins U6-10)\r
982 )\r
983 (net "Net-(U6-Pad11)"\r
984 (pins U6-11)\r
985 )\r
986 (net "Net-(U6-Pad12)"\r
987 (pins U6-12)\r
988 )\r
989 (net "Net-(U6-Pad14)"\r
990 (pins U6-14)\r
991 )\r
992 (net "Net-(U7-Pad2)"\r
993 (pins U7-2)\r
994 )\r
995 (net "Net-(U7-Pad3)"\r
996 (pins U7-3)\r
997 )\r
998 (net "Net-(U7-Pad4)"\r
999 (pins U7-4)\r
1000 )\r
1001 (net "Net-(U7-Pad5)"\r
1002 (pins U7-5)\r
1003 )\r
1004 (net "Net-(U7-Pad10)"\r
1005 (pins U7-10)\r
1006 )\r
1007 (net "Net-(U7-Pad11)"\r
1008 (pins U7-11)\r
1009 )\r
1010 (net "Net-(U7-Pad12)"\r
1011 (pins U7-12)\r
1012 )\r
1013 (net "Net-(U7-Pad14)"\r
1014 (pins U7-14)\r
1015 )\r
1016 (net "Net-(U8-Pad14)"\r
1017 (pins U8-14)\r
1018 )\r
1019 (net "Net-(U8-Pad12)"\r
1020 (pins U8-12)\r
1021 )\r
1022 (net "Net-(U8-Pad11)"\r
1023 (pins U8-11)\r
1024 )\r
1025 (net "Net-(U8-Pad10)"\r
1026 (pins U8-10)\r
1027 )\r
1028 (net "Net-(U8-Pad5)"\r
1029 (pins U8-5)\r
1030 )\r
1031 (net "Net-(U8-Pad4)"\r
1032 (pins U8-4)\r
1033 )\r
1034 (net "Net-(U8-Pad3)"\r
1035 (pins U8-3)\r
1036 )\r
1037 (net "Net-(U8-Pad2)"\r
1038 (pins U8-2)\r
1039 )\r
1040 (class kicad_default "" +3V3 /d1 /d2 /d3 /d4 /d5 /d6 /d7 /d8 /p1 /p2 /p3\r
1041 /p4 /p5 /p6 /p7 /p8 5v 7SEG_CLK 7SEG_CLK_T 7SEG_DIO 7SEG_DIO_T BB3.3\r
1042 GNDA_ADC "Net-(J1-Pad10)" "Net-(J1-Pad11)" "Net-(J1-Pad12)" "Net-(J1-Pad9)"\r
1043 "Net-(P8-Pad10)" "Net-(P8-Pad12)" "Net-(P8-Pad13)" "Net-(P8-Pad14)"\r
1044 "Net-(P8-Pad16)" "Net-(P8-Pad18)" "Net-(P8-Pad19)" "Net-(P8-Pad20)"\r
1045 "Net-(P8-Pad21)" "Net-(P8-Pad22)" "Net-(P8-Pad23)" "Net-(P8-Pad24)"\r
1046 "Net-(P8-Pad25)" "Net-(P8-Pad26)" "Net-(P8-Pad27)" "Net-(P8-Pad28)"\r
1047 "Net-(P8-Pad29)" "Net-(P8-Pad3)" "Net-(P8-Pad30)" "Net-(P8-Pad31)" "Net-(P8-Pad32)"\r
1048 "Net-(P8-Pad33)" "Net-(P8-Pad34)" "Net-(P8-Pad35)" "Net-(P8-Pad36)"\r
1049 "Net-(P8-Pad37)" "Net-(P8-Pad38)" "Net-(P8-Pad39)" "Net-(P8-Pad40)"\r
1050 "Net-(P8-Pad41)" "Net-(P8-Pad42)" "Net-(P8-Pad43)" "Net-(P8-Pad44)"\r
1051 "Net-(P8-Pad45)" "Net-(P8-Pad46)" "Net-(P8-Pad6)" "Net-(P8-Pad7)" "Net-(P8-Pad8)"\r
1052 "Net-(P8-Pad9)" "Net-(P9-Pad11)" "Net-(P9-Pad12)" "Net-(P9-Pad13)" "Net-(P9-Pad14)"\r
1053 "Net-(P9-Pad15)" "Net-(P9-Pad16)" "Net-(P9-Pad17)" "Net-(P9-Pad18)"\r
1054 "Net-(P9-Pad19)" "Net-(P9-Pad20)" "Net-(P9-Pad21)" "Net-(P9-Pad22)"\r
1055 "Net-(P9-Pad23)" "Net-(P9-Pad24)" "Net-(P9-Pad25)" "Net-(P9-Pad26)"\r
1056 "Net-(P9-Pad27)" "Net-(P9-Pad28)" "Net-(P9-Pad29)" "Net-(P9-Pad30)"\r
1057 "Net-(P9-Pad31)" "Net-(P9-Pad33)" "Net-(P9-Pad35)" "Net-(P9-Pad36)"\r
1058 "Net-(P9-Pad37)" "Net-(P9-Pad38)" "Net-(P9-Pad39)" "Net-(P9-Pad40)"\r
1059 "Net-(P9-Pad41)" "Net-(P9-Pad42)" "Net-(U1-Pad10)" "Net-(U1-Pad11)"\r
1060 "Net-(U1-Pad12)" "Net-(U1-Pad14)" "Net-(U1-Pad15)" "Net-(U1-Pad4)" "Net-(U1-Pad5)"\r
1061 "Net-(U1-Pad6)" "Net-(U1-Pad7)" "Net-(U1-Pad9)" "Net-(U2-Pad11)" "Net-(U2-Pad12)"\r
1062 "Net-(U2-Pad14)" "Net-(U2-Pad15)" "Net-(U3-Pad10)" "Net-(U3-Pad11)"\r
1063 "Net-(U3-Pad12)" "Net-(U3-Pad14)" "Net-(U3-Pad2)" "Net-(U3-Pad3)" "Net-(U3-Pad4)"\r
1064 "Net-(U3-Pad5)" "Net-(U4-Pad10)" "Net-(U4-Pad11)" "Net-(U4-Pad12)" "Net-(U4-Pad14)"\r
1065 "Net-(U4-Pad2)" "Net-(U4-Pad3)" "Net-(U4-Pad4)" "Net-(U4-Pad5)" "Net-(U5-Pad10)"\r
1066 "Net-(U5-Pad11)" "Net-(U5-Pad12)" "Net-(U5-Pad14)" "Net-(U5-Pad2)" "Net-(U5-Pad3)"\r
1067 "Net-(U5-Pad4)" "Net-(U5-Pad5)" "Net-(U6-Pad10)" "Net-(U6-Pad11)" "Net-(U6-Pad12)"\r
1068 "Net-(U6-Pad14)" "Net-(U6-Pad2)" "Net-(U6-Pad3)" "Net-(U6-Pad4)" "Net-(U6-Pad5)"\r
1069 "Net-(U7-Pad10)" "Net-(U7-Pad11)" "Net-(U7-Pad12)" "Net-(U7-Pad14)"\r
1070 "Net-(U7-Pad2)" "Net-(U7-Pad3)" "Net-(U7-Pad4)" "Net-(U7-Pad5)" "Net-(U8-Pad10)"\r
1071 "Net-(U8-Pad11)" "Net-(U8-Pad12)" "Net-(U8-Pad14)" "Net-(U8-Pad2)" "Net-(U8-Pad3)"\r
1072 "Net-(U8-Pad4)" "Net-(U8-Pad5)" PGND PWR_BUT SR1_CLK SR1_CLKINH SR1_CLKINH_T\r
1073 SR1_CLK_T SR1_CLR SR1_CLR_T SR1_QH SR1_QH_T SR1_SHLD SR1_SHLD_T SR2_QH\r
1074 SR2_QH_T SR2_QH__T SR3_QH SR3_QH_T SR4_QH SR4_QH_T SR5_QH SR5_QH_T SR6_QH\r
1075 SR6_QH_T SYS_RESETN VDD_ADC\r
1076 (circuit\r
1077 (use_via Via[0-3]_600:400_um)\r
1078 )\r
1079 (rule\r
1080 (width 250)\r
1081 (clearance 200.1)\r
1082 )\r
1083 )\r
1084 )\r
1085 (wiring\r
1086 (wire (path F.Cu 250 106210 -111912 107399 -111912)(net SR1_CLR)(type protect))\r
1087 (wire (path F.Cu 250 132880 -54762.4 132880 -86957.4 109114 -110724 108216 -110724\r
1088 107399 -111541 107399 -111912)(net SR1_CLR)(type protect))\r
1089 (wire (path F.Cu 250 106210 -109372 106210 -108184)(net SR1_SHLD)(type protect))\r
1090 (wire (path F.Cu 250 125260 -52222.4 110848 -66634.5 110848 -103898 109103 -105643\r
1091 108236 -105643 107399 -106480 107399 -107366 106582 -108184\r
1092 106210 -108184)(net SR1_SHLD)(type protect))\r
1093 (wire (path F.Cu 250 106210 -104292 106210 -103104 106582 -103104 107399 -102286\r
1094 107399 -101400 108317 -100482 109190 -100482 110389 -99282.8\r
1095 110389 -65408.3 124845 -50952.4 125644 -50952.4 126929 -49667.4\r
1096 126929 -43731.7 125260 -42062.4)(net SR1_CLK)(type protect))\r
1097 (wire (path F.Cu 250 106210 -96672.4 107399 -96672.4 107399 -96300.8 108216 -95483.5\r
1098 109090 -95483.5 109939 -94634 109939 -62463.4 125260 -47142.4)(net SR1_CLKINH)(type protect))\r
1099 (wire (path F.Cu 250 108750 -94132.4 108750 -92943.5)(net SR1_QH_T)(type protect))\r
1100 (wire (path F.Cu 250 88430.1 -39522.4 93838.2 -44930.5 93838.2 -74687.8 107561 -88410.7\r
1101 107561 -92126.2 108378 -92943.5 108750 -92943.5)(net SR1_QH_T)(type protect))\r
1102 (wire (path B.Cu 250 108750 -55926 124096 -55926 125260 -54762.4)(net PGND)(type protect))\r
1103 (wire (path B.Cu 250 107480 -54762.4 108644 -55926 108750 -55926 108750 -91592.4)(net PGND)(type protect))\r
1104 (wire (path F.Cu 250 107480 -36982.4 107480 -38145.9)(net PGND)(type protect))\r
1105 (wire (path F.Cu 250 100560 -44602.4 100560 -47842 107480 -54762.4)(net PGND)(type protect))\r
1106 (wire (path F.Cu 250 107480 -38145.9 107016 -38145.9 100560 -44602.4 96050.1 -44602.4)(net PGND)(type protect))\r
1107 (wire (path B.Cu 250 108750 -91592.4 107399 -91592.4)(net PGND)(type protect))\r
1108 (wire (path B.Cu 250 106210 -91592.4 107399 -91592.4)(net PGND)(type protect))\r
1109 (wire (path B.Cu 250 96050.1 -44602.4 89806.5 -50846 89806.5 -53386 88430.1 -54762.4)(net PGND)(type protect))\r
1110 (wire (path F.Cu 250 58321.6 -92781.3 59139 -93598.7 59139 -142926 58321.7 -143744)(net PGND)(type protect))\r
1111 (wire (path F.Cu 250 57950.1 -92781.3 58321.6 -92781.3)(net PGND)(type protect))\r
1112 (wire (path F.Cu 250 59301.2 -91592.4 59301.2 -91801.7 58321.6 -92781.3)(net PGND)(type protect))\r
1113 (wire (path F.Cu 250 60490.1 -91592.4 59301.2 -91592.4)(net PGND)(type protect))\r
1114 (wire (path F.Cu 250 58321.7 -143744 57950.1 -143744)(net PGND)(type protect))\r
1115 (wire (path F.Cu 250 58321.7 -143744 59301.2 -144723 59301.2 -144932)(net PGND)(type protect))\r
1116 (wire (path F.Cu 250 60490.1 -144932 59301.2 -144932)(net PGND)(type protect))\r
1117 (wire (path F.Cu 250 57950.1 -147472 59301.2 -147472)(net PGND)(type protect))\r
1118 (wire (path F.Cu 250 57950.1 -144932 57950.1 -147472)(net PGND)(type protect))\r
1119 (wire (path F.Cu 250 60490.1 -147472 59301.2 -147472)(net PGND)(type protect))\r
1120 (wire (path F.Cu 250 57950.1 -144932 57950.1 -143744)(net PGND)(type protect))\r
1121 (wire (path F.Cu 250 57950.1 -91592.4 57950.1 -92781.3)(net PGND)(type protect))\r
1122 (wire (path B.Cu 250 60490.1 -91592.4 106210 -91592.4)(net PGND)(type protect))\r
1123 (wire (path F.Cu 250 125260 -54762.4 131504 -48518.8 131504 -45978.8 132880 -44602.4)(net PGND)(type protect))\r
1124 (wire (path F.Cu 250 60490.1 -96672.4 60490.1 -95483.5)(net 5v)(type protect))\r
1125 (wire (path F.Cu 250 88430.1 -36982.4 88430.1 -38145.9 88139.1 -38145.9 87266.6 -39018.4\r
1126 87266.6 -69078.5 60861.6 -95483.5 60490.1 -95483.5)(net 5v)(type protect))\r
1127 (wire (path B.Cu 250 57950.1 -96672.4 60490.1 -96672.4)(net 5v)(type protect))\r
1128 (wire (path F.Cu 250 60490.1 -96672.4 60490.1 -99212.4)(net 5v)(type protect))\r
1129 (wire (path F.Cu 250 57950.1 -96672.4 57950.1 -99212.4)(net 5v)(type protect))\r
1130 (wire (path B.Cu 250 88430.1 -36982.4 89593.6 -36982.4)(net 5v)(type protect))\r
1131 (wire (path B.Cu 250 115100 -36982.4 116151 -38033.3 116151 -38033.4 116039 -38145.9\r
1132 90757.1 -38145.9 89593.6 -36982.4)(net 5v)(type protect))\r
1133 (wire (path B.Cu 250 116151 -38033.3 116264 -38146 131716 -38146 132880 -36982.4)(net 5v)(type protect))\r
1134 (wire (path F.Cu 250 60490.1 -94132.4 60490.1 -92943.5 60861.7 -92943.5 61679 -92126.2\r
1135 61679 -61590.9 87451.1 -35818.8 94886.5 -35818.8 96050.1 -36982.4)(net BB3.3)(type protect))\r
1136 (wire (path B.Cu 250 57950.1 -94132.4 60490.1 -94132.4)(net BB3.3)(type protect))\r
1137 (wire (path B.Cu 250 125260 -36982.4 124096 -36982.4 122933 -35818.8 97213.7 -35818.8\r
1138 96050.1 -36982.4)(net BB3.3)(type protect))\r
1139 (wire (path B.Cu 250 115100 -44602.4 113830 -43332.4 89700.1 -43332.4 88430.1 -42062.4)(net SR1_QH)(type protect))\r
1140 (wire (path B.Cu 250 115100 -54762.4 116370 -53492.4 131610 -53492.4 132880 -52222.4)(net SR1_CLR_T)(type protect))\r
1141 (wire (path F.Cu 250 115100 -39522.4 121450 -45872.4 125649 -45872.4 126427 -46650.8\r
1142 126427 -48515.4 125260 -49682.4)(net SR1_SHLD_T)(type protect))\r
1143 (wire (path B.Cu 250 107480 -49682.4 111290 -45872.4 123990 -45872.4 125260 -44602.4)(net SR1_CLKINH_T)(type protect))\r
1144 (wire (path B.Cu 250 107480 -52222.4 111290 -48412.4 122087 -48412.4 124627 -45872.4\r
1145 125674 -45872.4 126456 -45090.6 126456 -40718.4 125260 -39522.4)(net SR1_CLK_T)(type protect))\r
1146 )\r
1147)\r